A method for fabricating a through-silicon via comprises the following steps. Provide a substrate. Form a through silicon hole in the substrate having a diameter of at least 1 μm and a depth of at least 5 μm. Perform a first chemical vapor deposition process with a first etching/deposition ratio to form a dielectric layer lining the bottom and sidewall of the through silicon hole and the top surface of the substrate. Perform a shape redressing treatment with a second etching/deposition ratio to change the profile of the dielectric layer. Repeat the first chemical vapor deposition process and the shape redressing treatment at least once until the thickness of the dielectric layer reaches to a predetermined value.
|
1. A method for fabricating a through-silicon via, comprising:
providing a substrate;
forming a through silicon hole in the substrate having a diameter of at least 1 μm and a depth of at least 5 μm;
performing a first chemical vapor deposition process with a first etching/deposition ratio to form a dielectric layer lining a bottom and a sidewall of the through silicon hole and a top surface of the substrate;
performing a shape redressing treatment with a second etching/deposition ratio to change the profile of the dielectric layer; and
repeating the first chemical vapor deposition process and the shape redressing treatment at least once until a thickness of the dielectric layer reaches to a predetermined value.
2. The method for fabricating a through-silicon via of
3. The method for fabricating a through-silicon via of
4. The method for fabricating a through-silicon via of
5. The method for fabricating a through-silicon via of
6. The method for fabricating a through-silicon via of
7. The method for fabricating a through-silicon via of
8. The method for fabricating a through-silicon via of
9. The method for fabricating a through-silicon via of
10. The method for fabricating a through-silicon via of
11. The method for fabricating a through-silicon via of
12. The method for fabricating a through-silicon via of
13. The method for fabricating a through-silicon via of
14. The method for fabricating a through-silicon via of
15. The method for fabricating a through-silicon via of
16. The method for fabricating a through-silicon via of
17. The method for fabricating a through-silicon via of
18. The method for fabricating a through-silicon via of
19. The method for fabricating a through-silicon via of
20. The method for fabricating a through-silicon via of
|
The present invention relates to a method for fabricating a through-silicon via.
To save precious layout space or increase interconnection efficiency, multiple chips of integrated circuits (ICs) can be stacked together as a single IC package. To that end, a three-dimensional (3D) stack packaging technology is used to package the chips of integrated circuits. Through-silicon vias (TSVs) are widely used to accomplish the 3D stack packaging technology. A through-silicon via is a vertical conductive via completely passing through a silicon wafer, a silicon board, a substrate of any material or die. Nowadays, a 3D integrated circuit (3D IC) is applied to a lot of fields such as memory stacks, image sensors or the like.
Unlike traditional integrated circuits, a through silicon via comes with a size of hundred fold or more. It would not be difficult to imagine a manufacturing designed for fabricating traditional integrated circuits may not satisfy every requirement needed for fabricating through silicon vias. Therefore, there is a need to modify the traditional manufacturing method for through-silicon vias so through-silicon vias can also be fabricated without a problem.
A purpose of this invention is to provide a method for fabricating a through-silicon via comprising the following steps. Provide a substrate. Form a through silicon hole in the substrate having a diameter of at least 1 μm and a depth of at least 5 μm. Perform a first chemical vapor deposition process with a first etching/deposition ratio to form a dielectric layer lining the bottom and sidewall of the through silicon hole and the top surface of the substrate. Perform a shape redressing treatment with a second etching/deposition ratio to change the profile of the dielectric layer. Repeat the first chemical vapor deposition process and the shape redressing treatment at least once until the thickness of the dielectric layer reaches to a predetermined value.
The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
The following is the detailed description of the preferred embodiments of this invention. All the elements, sub-elements, structures, materials, arrangements recited herein can be combined in any way and in any order into new embodiments, and these new embodiments should fall in the scope of this invention defined by the appended claims. A person skilled in the art, upon reading this invention, should be able to modify and change the elements, sub-elements, structures, materials, arrangements recited herein without being apart from the principle and spirit of this invention. Therefore, these modifications and changes should fall in the scope of this invention defined only by the following claims.
There are a lot of embodiments and figures in this application. To avoid confusions, similar components are represented by same or similar numerals. To avoid complexity and confusions, only one of the repetitive components is marked. Figures are meant to deliver the principle and spirits of this invention, so the distance, size, ratio, shape, connection relationship, etc. are examples instead of realities. Other distance, size, ratio, shape, connection relationship, etc. capable of achieving the same functions or results can be adopted as equivalents.
Now refer to
Next refer to
Next refer to
If the overhang is not completely eliminated, the processes described with respect to
Next refer to
Next refer to
Next refer to
The TSV 1000 manufactured by the present invention would not suffer from overhang (hence void) problem, so its reliability can be improved.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Yang, Ming-Sheng, Chen, Hwi-Huang, Huang, Chao-Yuan, Ho, Yueh-Feng
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7843072, | Aug 12 2008 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor package having through holes |
8039386, | Mar 26 2010 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method for forming a through silicon via (TSV) |
8168533, | Mar 09 2009 | United Microelectronics Corp. | Through-silicon via structure and method for making the same |
8269316, | Jul 07 2010 | Xenogenic Development Limited Liability Company | Silicon based substrate and manufacturing method thereof |
8519542, | Aug 03 2010 | XILINX, Inc. | Air through-silicon via structure |
20090289324, | |||
20120190188, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 08 2013 | HO, YUEH-FENG | IPENVAL CONSULTANT INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030010 | /0176 | |
Mar 08 2013 | YANG, MING-SHENG | IPENVAL CONSULTANT INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030010 | /0176 | |
Mar 12 2013 | CHEN, HWI-HUANG | IPENVAL CONSULTANT INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030010 | /0176 | |
Mar 15 2013 | IPEnval Consultant Inc. | (assignment on the face of the patent) | / | |||
Mar 15 2013 | HUANG, CHAO-YUAN | IPENVAL CONSULTANT INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030010 | /0176 |
Date | Maintenance Fee Events |
May 21 2018 | REM: Maintenance Fee Reminder Mailed. |
Nov 12 2018 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 07 2017 | 4 years fee payment window open |
Apr 07 2018 | 6 months grace period start (w surcharge) |
Oct 07 2018 | patent expiry (for year 4) |
Oct 07 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 07 2021 | 8 years fee payment window open |
Apr 07 2022 | 6 months grace period start (w surcharge) |
Oct 07 2022 | patent expiry (for year 8) |
Oct 07 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 07 2025 | 12 years fee payment window open |
Apr 07 2026 | 6 months grace period start (w surcharge) |
Oct 07 2026 | patent expiry (for year 12) |
Oct 07 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |