The capacitor of a nonvolatile memory device includes first and second electrodes formed in the capacitor region of a semiconductor substrate to respectively have consecutive concave and convex shape of side surfaces formed along each other and a dielectric layer formed between the first and the second electrodes.
|
1. A capacitor of a nonvolatile memory device, comprising:
first and second lower electrodes formed in a capacitor region of a semiconductor substrate to each have a rake structure, wherein fingers of each rake structure alternate with the fingers of the other rake structure;
a first dielectric layer formed between the first and second lower electrodes and over the first and second lower electrodes;
first and second upper electrodes formed over the first dielectric layer to each have a rake structure, wherein fingers of each rake structure alternate with the fingers of the other rake structure have a crossing finger structure;
a second dielectric layer formed between the first and the second upper electrodes;
a first electrode line coupling the first upper electrode to the first lower electrode; and
a second electrode line coupling the second upper electrode to the second lower electrode,
wherein the first upper electrode is formed over the second lower electrode, and the second upper electrode is formed over the first lower electrode.
2. The capacitor of
3. The capacitor of
a convex portion of the side of the second lower electrode is formed in a concave portion of the side of the first lower electrode, and
a convex portion of the side of the first lower electrode is formed in a concave portion of the side of the second lower electrode.
4. The capacitor of
5. The capacitor of
6. The capacitor of
7. The capacitor of
|
Priority to Korean patent application number 10-2010-0139179 filed on Dec. 30, 2010, the entire disclosure of which is incorporated by reference herein, is claimed.
An exemplary embodiment relates to the capacitor of a nonvolatile memory device and, more particularly, to the capacitor of a nonvolatile memory device for increasing capacitance.
A nonvolatile memory device includes a pump circuit for generating voltages for a program operation, a read operation, and an erase operation. The pump circuit may include a plurality of capacitors for pumping operations.
Referring to
The capacitors of the conventional nonvolatile memory device may be formed when memory cells are fabricated. The conductive layer 14 for a control gate and the conductive layer 12 for a floating gate are electrically coupled to form a capacitor structure.
In order to increase capacitance of the capacitor, the area of the conductive layer 12 may be increased. In this case, however, the degree of integration of nonvolatile memory devices may be adversely affected.
An exemplary embodiment relates to the capacitor of a nonvolatile memory device having increased capacitance.
A capacitor of a nonvolatile memory device according to an aspect of the present disclosure includes first and second electrodes formed in a capacitor region of a semiconductor substrate to respectively have consecutive concave and convex shape of side surfaces formed along each other, and a dielectric layer formed between the first and second electrodes.
A capacitor of a nonvolatile memory device according to another aspect of the present disclosure includes first and second lower electrodes formed in a capacitor region of a semiconductor substrate to each have a rake structure, wherein fingers of each rake structure alternate with the fingers of the other rake structure, a first dielectric layer formed between the first and second lower electrodes and over the first and second lower electrodes, first and second upper electrodes formed on the first dielectric layer to each have a rake structure, wherein fingers of each rake structure alternate with the fingers of the other rake structure, and a second dielectric layer formed between the first and the second upper electrodes.
Hereinafter, an exemplary embodiment of the present disclosure will be described in detail with reference to the accompanying drawings. The figures are provided to enable those of ordinary skill in the art to make and use the embodiment of the disclosure.
Referring to
Referring to
) shape. The first lower electrode patterns 104A and the second lower electrode patterns 104B are formed complementarily. More particularly, the concave (
) portions and convex (
) portions of the first lower electrode patterns 104A are formed to face the convex (
) portions and concave (
) portions of the second lower electrode patterns 104B, respectively. Furthermore, the convex portions of the second lower electrode patterns 104B are formed in the respective concave portions of the first lower electrode patterns 104A, and the convex portions of the first lower electrode patterns 104A are formed in the respective concave portions of the second lower electrode patterns 104B. That is, the first and the second lower electrode patterns 104A and 104B have a crossing finger structure (that is, each electrode forms a rake structure, where fingers of each rake structure alternate with the fingers of the other rake structure).
Referring to
Referring to
) shape. The first upper electrode patterns 108A and the second upper electrode patterns 108B are formed complementarily. More particularly, the concave (
) portions and convex (
) portions of the first upper electrode patterns 108A are formed to face the convex (
) portions and concave (
) portions of the second upper electrode patterns, respectively. Furthermore, the convex portions of the second upper electrode patterns 108B are formed in the respective concave portions of the first upper electrode patterns 108A, and the convex portions of the first upper electrode patterns 108A are formed in the respective concave portions of the second upper electrode patterns 108B. That is, the first and the second upper electrode patterns 108A and 108B have a crossing finger structure.
Referring to
Referring to
Next, a second interlayer dielectric layer 116 is formed on the entire structure including the first electrode line 114. Next, contact holes are formed by etching the first interlayer dielectric layer 112, the first dielectric layer 106, the second dielectric layer 108, and the tunnel insulating layer 102 such that part of the top surface of an outermost pattern of the second lower electrode patterns 104B, part of the top surface of an outermost pattern of the second upper electrode patterns 108B, and parts of the semiconductor substrate 100 are exposed. The contact holes are filled with a conductive material and are coupled to form a second electrode line 118. Here, it is preferred that junctions 120 be formed in the semiconductor substrate, exposed through the contact holes, by performing an ion implantation process after forming the contact holes.
According to the capacitor formation method, the first lower electrode patterns 104A and the second lower electrode patterns 104B are formed using the conductive layer 104 for a floating gate and have the concave and convex () structure in order to increase the contact areas. Accordingly, capacitance of the capacitor can be increased. Furthermore, the second upper electrode patterns 108B and the first upper electrode patterns 108A are formed over the first lower electrode patterns 104A and the second lower electrode patterns 104B, respectively, using the conductive layer 108 for a control gate. Accordingly, capacitance of the capacitor can be further increased. Furthermore, the electrode line is coupled to the semiconductor substrate, thereby generating capacitance between the semiconductor substrate and the first lower electrode patterns 104A. Accordingly, capacitance can be further increased.
According to the exemplary embodiment of this disclosure, the first and the second electrodes having a concave and convex () shape opposite to each other are formed by using the conductive layer for a floating gate of a memory cell. Accordingly, the contact areas between the first and second electrodes can be optimized/maximized, and capacitance of a capacitor can be increased.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6819542, | Mar 04 2003 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interdigitated capacitor structure for an integrated circuit |
JP11135361, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 27 2011 | RYU, JE IL | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027169 | /0825 | |
Nov 03 2011 | SK Hynix Inc. | (assignment on the face of the patent) | / | |||
Mar 23 2012 | Hynix Semiconductor Inc | SK HYNIX INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 033678 | /0310 |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Oct 07 2017 | 4 years fee payment window open |
Apr 07 2018 | 6 months grace period start (w surcharge) |
Oct 07 2018 | patent expiry (for year 4) |
Oct 07 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 07 2021 | 8 years fee payment window open |
Apr 07 2022 | 6 months grace period start (w surcharge) |
Oct 07 2022 | patent expiry (for year 8) |
Oct 07 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 07 2025 | 12 years fee payment window open |
Apr 07 2026 | 6 months grace period start (w surcharge) |
Oct 07 2026 | patent expiry (for year 12) |
Oct 07 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |