The concentration of a constituent within a chalcogenide film used to form a chalcogenide containing semiconductor may be adjusted post deposition by reacting the chalcogenide film with a material in contact with the chalcogenide film. For example, a chalcogenide film containing tellurium may be coated with a titanium layer. Upon the application of heat, the titanium may react with the tellurium to a controlled extent to reduce the concentration of tellurium in the chalcogenide film.
|
1. A method, comprising:
depositing a chalcogenide film on a first electrode, wherein a portion of the chalcogenide film contacts the first electrode, wherein the first electrode includes titanium nitride;
depositing a titanium film over the chalcogenide film;
depositing a second electrode on the titanium film, wherein the second electrode includes titanium nitride; and
altering, the composition of the chalcogenide film.
13. A method, comprising:
forming a first electrode;
depositing a chalcogenide film on the first electrode, wherein a portion of the chalcogenide film contacts the first electrode;
forming a metallic layer on the chalcogenide film, wherein the metallic layer includes titanium;
forming a second electrode on the metallic film, wherein the second electrode includes titanium nitride; and
altering a composition of the chalcogenide film by reacting the chalcogenide film with the metallic layer.
10. A method, comprising;
forming a chalcogenide film on a first electrode, wherein a portion of the chalcogenide film contacts the first electrode, wherein the first electrode includes titanium nitride;
depositing another material on the chalcogenide film, wherein the another material includes titanium;
depositing a second electrode on the metallic film, wherein the second electrode includes titanium nitride; and
treating the chalcogenide film to reduce the concentration of a material of the chalcogenide film.
7. A method comprising:
depositing a chalcogenide film on a first electrode, wherein a portion of the chalcogenide film contacts the first electrode, wherein the first electrode includes titanium nitride;
depositing a metallic film on the chalcogenide film, wherein the metallic film includes titanium;
depositing a second electrode on the metallic film, wherein the second electrode includes titanium nitride; and
heating the chalcogenide film and the metallic film to reduce the concentration of material of the chalcogenide film.
2. The method of
3. the method of
4. The method of
5. The method of
6. The method of
8. The method of
9. The method of
11. The method of
14. The method of
15. The method of
|
This relates generally to chalcogenide containing semiconductors, including phase change memories and ovonic threshold switches.
Chalcogenide containing semiconductors include a chalcogenide layer which is an alloy of various chalcogens. For example, the well known GST alloy is a composite of germanium, antimony, and tellurium. Many other alloys are known. In addition to alloys used in phase change memories, chalcogenide alloys are also used for ovonic threshold switches, the difference being that the chalcogenide layer in the ovonic threshold switch normally does not change phase.
In some cases, it is advantageous to adjust the composition of chalcogenide layers deposited to form chalcogenide containing semiconductor devices, including phase change memories and ovonic threshold switches. For example, in some cases, it may be appreciated that finer control may be achieved post deposition than is possible through the adjustment of the deposition process. Thus, in some embodiments, after the material is actually deposited, its chemical composition can be altered.
In accordance with one embodiment, the chemical composition may be altered by subsequently depositing a metal film that is reactive with one or more constituents of the deposited chalcogenide film. Upon heat activation, a reaction occurs which depletes the targeted component from the chalcogenide film through reaction with the contacting metal film. The extent of the depletion may be controlled by the amount of the thermal budget and the thickness of the contacting metal film.
Thus, as one example, a GST chalcogenide may be coated with a layer of titanium. When exposed to heat, the titanium reacts with the tellurium in the GST film and, as a result, depletes the tellurium. In this way, the tellurium composition can be adjusted post deposition.
As another example, titanium may be coated on IST (Indium Antimony Tellurium) phase change material. Also, titanium may be deposited on an ovonic threshold switch material including tellurium.
In many cases, the extent of alteration can be controlled with a considerable degree of precision because it is a function of time, temperature, and deposited material thickness.
In some cases, the subsequent post deposition adjustment may be preplanned and may be part of the overall recipe for forming the semiconductor device. In other cases, testing of the chalcogenide films as deposited may suggest a need for fine adjustment, rather than producing less than ideal devices or destroying the wafers with the deposited chalcogenide film.
Thus, for example, referring to
The structure 10, shown in
The same concepts can be applied to any chalcogenide alloy or phase change material formed by physical vapor deposition or chemical vapor deposition, as two examples. Thus, for example, the film 14, in one embodiment, may be GST and the electrodes 12 and 18 may be titanium nitride.
Also, selenium in chalcogenide material may be reacted a titanium metal coating. Cobalt metal may also react with tellurium in the chalcogenide.
Programming to alter the state or phase of the material may be accomplished by applying voltage potentials to address lines, thereby generating a voltage potential across a memory element including a phase change film 14a. When the voltage potential is greater than the threshold voltages of any select device and memory element, then an electrical current may flow through the phase change film 14a in response to the applied voltage potentials, and may result in heating of the phase change film 14a.
This heating may alter the memory state or phase of the film 14a, in one embodiment. Altering the phase or state of the film 14a may alter the electrical characteristic of memory material, e.g., the resistance or threshold voltage of the material may be altered by altering the phase of the memory material. Memory material may also be referred to as a programmable resistance material.
In the “reset” state, memory material may be in an amorphous or semi-amorphous state and in the “set” state, memory material may be in a crystalline or semi-crystalline state. The resistance of memory material in the amorphous or semi-amorphous state may be greater than the resistance of memory material in the crystalline or semi-crystalline state. It is to be appreciated that the association of reset and set with amorphous and crystalline states, respectively, is a convention and that at least an opposite convention may be adopted.
Using electrical current, memory material may be heated to a relatively higher temperature to melt and then quenched to vitrify and “reset” memory material in an amorphous state (e.g., program memory material to a logic “0” value). Heating the volume of memory material to a relatively lower crystallization temperature may crystallize or devitrify memory material and “set” memory material (e.g., program memory material to a logic “1” value). Various resistances of memory material may be achieved to store information by varying the amount of current flow and duration through the volume of memory material.
An ovonic threshold switch is either on or off depending on the amount of voltage potential applied across the switch and, more particularly, whether the current through the switch exceeds its threshold current or voltage, which then triggers the device into an on state. The off state may be substantially electrically non-conductive and the on state may be a substantially conductive state with less resistance than the off state.
In the on state, the voltage across the switch, in one embodiment, is equal to its holding voltage Vhold+IRon, where Ron is the dynamic resistance from the extrapolated X axis intercept Vhold. For example, an ovonic threshold switch may have a threshold voltage Vth and, if a voltage potential less than the threshold voltage of the switch is applied across the switch, then the switch may remain off or in a relatively high resistance state so that little or no electrical current passes.
Alternatively, if a voltage potential greater than the threshold voltage of the select device is applied across the device, then the device may turn on, i.e., operate in a relatively low resistance state so that significant electrical current passes through the switch. In other words, one or more series connected switches may be in a substantially electrically non-conductive state at less than a predetermined voltage, e.g., the threshold voltage as applied across a switch. The switch may be in a substantially conductive state if greater than a predetermined voltage is applied across the switch.
In one embodiment, each switch may comprise a switch material that is a chalcogenide alloy. The switch material may be a material in a substantial amorphous state positioned between two electrodes that may be repeatedly and reversibly switched between a higher resistance off state that is generally greater than about 1 megaOhms and a relatively lower resistance on state that is generally less than about 1000 Ohms in series with the holding voltage by the application of electrical current or potential.
Each switch is a two-terminal device that has an IV curve similar to that of a phase change memory element that is in an amorphous state. However, unlike a phase change memory element, the ovonic threshold switch does not change phase. That is, the switching material of the ovonic threshold switch is not a phase programmable material and, as a result, the switch may not be a memory device capable of storing information. For example, the switching material may remain permanently amorphous and the IV characteristics may remain the same throughout the operating life.
In the low voltage, low electric field mode, where the voltage applied across the switch is less than the threshold voltage Vth, the switch may be off or non-conducting and exhibits a relatively high resistance. The switch may remain in the off state until a sufficient voltage, namely, the threshold voltage, is applied or a sufficient current is applied, namely, the threshold current, that switches the device to a conductive relatively low resistance on state. After a voltage potential of greater than about the threshold voltage is applied across the device, the voltage potential across the device may drop or snapback to a holding voltage Vhold. Snapback may refer to the voltage difference between the threshold voltage and the holding voltage of the switch.
In the on state, the voltage potential across the switch may remain close to the holding voltage as current passing through the switch is increased. The switch may remain on until the current through the switch drops below a holding current. Below this value, the switch may turn off and return to a relatively high resistance, non-conductive off state, until the threshold voltage and current are again exceeded.
References throughout this specification to “one embodiment” or “an embodiment” mean that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one implementation encompassed within the present invention. Thus, appearances of the phrase “one embodiment” or “in an embodiment” are not necessarily referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be instituted in other suitable forms other than the particular embodiment illustrated and all such forms may be encompassed within the claims of the present application.
While the present invention has been described with respect to a limited number of embodiments, those skilled in the art will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of this present invention.
Erbetta, Davide, Bresolin, Camillo, Rossini, Silvia
Patent | Priority | Assignee | Title |
10128312, | Aug 03 2016 | Samsung Electronics Co., Ltd. | Non-volatile memory device |
Patent | Priority | Assignee | Title |
20040264234, | |||
20110180775, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 05 2010 | ROSSINI, SILVIA | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025357 | /0595 | |
Nov 05 2010 | BRESOLIN, CAMILLO | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025357 | /0595 | |
Nov 05 2010 | ERBETTA, DAVIDE | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025357 | /0595 | |
Nov 09 2010 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Sep 30 2011 | NUMONYX B V | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027126 | /0176 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 |
Date | Maintenance Fee Events |
Apr 05 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 12 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 21 2017 | 4 years fee payment window open |
Apr 21 2018 | 6 months grace period start (w surcharge) |
Oct 21 2018 | patent expiry (for year 4) |
Oct 21 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 21 2021 | 8 years fee payment window open |
Apr 21 2022 | 6 months grace period start (w surcharge) |
Oct 21 2022 | patent expiry (for year 8) |
Oct 21 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 21 2025 | 12 years fee payment window open |
Apr 21 2026 | 6 months grace period start (w surcharge) |
Oct 21 2026 | patent expiry (for year 12) |
Oct 21 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |