System and method for providing a multiple die interposer structure. An embodiment comprises a plurality of interposer studs in a molded interposer, with a redirection layer on each side of the interposer. Additionally, the interposer studs may be initially attached to a conductive mounting plate by soldering or wirebond welding prior to molding the interposer, with the mounting plate etched to form one of the redirection layers. integrated circuit dies may be attached to the redirection layers on each side of the interposer, and interlevel connection structures used to mount and electrically connect a top package having a third integrated circuit to the interposer assembly.
|
1. A device, comprising:
at least one interposer stud;
a carrier plane molded around the at least one interposer stud;
a first redirection layer disposed on a first surface of the carrier plane, the redirection layer in electrical contact with at least one interposer stud;
a first die mounted to at least a portion of the first redirection layer and in signal communication with at least one interposer stud;
a second redirection layer on a second surface of the carrier plane opposite the first surface; and
at least one first interlevel connection structure mounted to at least a portion of the first redirection layer such that at least one first interlevel connection structure is in signal communication with at least one interposer stud and extends above the first die.
14. An interposer package apparatus, comprising:
a plurality of first interposer studs;
at least one carrier plane molded around at least one of the plurality of first interposer studs;
a first redirection layer structure having at least one device mounting pad and at least one board mounting pad, and disposed on a first surface of the carrier plane, where in at least one of the plurality of first interposer studs is electrically connected to the first redirection layer;
a second redirection layer structure having at least one device mounting pad and at least one board mounting pad, and disposed on a second surface of the carrier plane opposite the first surface, wherein the second redirection layer is electrically connected to at least one interposer stud;
at least one first integrated circuit die attached to the first redirection layer;
at least one second integrated circuit die attached to the second redirection layer; and
at least one second interposer stud attached to a board mounting pad of the second redirection layer, and electrically connected to at least a portion of the first redirection layer, and wherein the at least one second interposer is configured to accept the attachment of a top package and to hold the top package at a first distance from the second integrated circuit die.
8. A device, comprising:
one or more interposer studs;
a carrier plane molded around at least one of the one or more interposer studs;
a first redirection layer disposed on a first surface of the carrier plane, the first redirection layer in electrical contact with at least one interposer stud;
at least one first die disposed on the first redirection layer and in signal communication with at least one of the one or more interposer studs;
at least one second die disposed on a second surface of the carrier plane and in signal communication with at least one of the one or more interposer studs and the at least one first die;
at least one first interlevel connection structure disposed on the first redirection layer and in signal communication with the one or more interposer studs;
at least one second interlevel connection structure disposed on the second surface of the carrier plane and in signal communication with the at one or more interposer studs and the at least one first die via at least one interposer stud; and
a top package disposed on the at least one second interlevel connection structure, wherein the top package comprises a third integrated circuit and at least one mounting board, and wherein the third integrated circuit of the top package is in signal communication with the at least one second interlevel connection structure and at the least one first die.
2. The device of
3. The device of
at least one second level connection structure mounted to at least a portion of the second redirection layer, the at least one second interlevel connection structure in signal communication with at least one interposer stud; and
a top package comprising at least one third die and at least one mounting board, the top package mounted to the at least one second interlevel connection structure, the third die of the top package in signal communication with the at least one second interlevel connection structure, the second die disposed between the top package and the carrier plane.
4. The device of
5. The device of
6. The device of
10. The device of
11. The device of
12. The device of
13. The device of
15. The apparatus of
16. The apparatus of
an underfilling filling a space between the first integrated circuit die and the at least one carrier plane, the underfilling comprises a thermal set epoxy material; and
an underfilling filling a space between the second integrated circuit die and the at least one carrier plane, the underfilling comprises the thermal set epoxy material; and
wherein the at least one carrier plane comprises the thermal set epoxy material.
17. The apparatus of
18. The apparatus of
19. The apparatus of
20. The apparatus of
|
This application is a divisional of U.S. patent application Ser. No. 13/539,182, filed on Jun. 29, 2012, and entitled “Multiple Die Packaging Interposer Structure and Method,” which application is hereby incorporated herein by reference.
Generally, one of the driving factors in the design of modern electronics is the amount of computing power and storage that can be shoehorned into a given space. The well-known Moore's law states that the number of transistors on a given device will roughly double every eighteen months. In order to compress more processing power into ever smaller packages, transistor sizes have been reduced to the point where the ability to further shrink transistor sizes has been limited by the physical properties of the materials and processes. Designers have attempted to overcome the limits of transistor size by packaging ever larger subsystems into one chip (systems on chip), or by reducing the distance between ships, and subsequent interconnect distance.
One method used to reduce the distance between various chips forming a system is to stack chips, with interconnects running vertically. This can involve multiple substrate layers, with chips on the upper and lower surfaces of a substrate. One method for applying chips to the upper and lower side of a substrate is called “flip-chip” packaging, where a substrate has conductive vias disposed through the substrate to provide an electrical connection between the upper and lower surfaces. These interposer substrates for flip chips are commonly silicon, glass or some other insulator with copper, gold or other conductors disposed in the vias through the interposer. While interposers providing through via connections provide improved device performance, they bring with them various manufacturing challenges.
For a more complete understanding of the present embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosed subject matter, and do not limit the scope of the different embodiments.
Embodiments will be described with respect to a specific context, namely wafer level packaging of integrated circuit dies. Other embodiments may also be applied, however, to other electrically connected components, including, but not limited to, bare chips without packaging, displays, input components, or any other desirable electrical component.
The present inventive concepts are directed to providing an interposer having pre-formed interposer studs and a dielectric material cast around preplaced interposer studs. Redirection layer (RDL) contacts may optionally be disposed on each side of the interposer, with one or more chips mounted on each side of the interposer such that the interposer studs, in combination with any RDL contacts.
With reference now to
In the illustrated embodiment, the interposer studs 110 may be of multiple types, including board mounting studs 104 and device mounting studs 102. Such board mounting studs 104 may be used to connect a board on one side to a board on the opposite side. Similarly, the device mounting studs 102 may be used to connect pins for chips mounted on the top and bottom sides of the interposer. Alternatively, interposer studs may be used to connect any devices, components or any other element on opposite sides of the interposer.
Interposer studs 110 may be mounted on a mounting plate 108, which may in turn be mounted on a backup plate 106. In particularly useful embodiments, the mounting plate 108 may be a conductive sheet, with the interposer studs 110 soldered, welded, or otherwise conductively attached to mounting plate 108. In one embodiment, the interposer studs 110 may be formed integrally into the mounting plate 108. Such an arrangement may be constructed from a single piece of material, with the interposer studs formed by a material removal processes such as mechanical milling, plasma etching, chemical etching, ion milling or any other subtractive process. Alternatively, the interposer studs 110 may be milled separately and then placed on, and attached to, a mounting plate 108. In one particularly useful embodiment, the interposer studs 110 may be wire studs attached to the mounting plate 108 using a wire bonding machine employing a wire bonding technique such as a wedge bonding welding or ball bonding welding. Such embodiment may advantageously permit use of an existing piece of equipment handling known sizes of wire, and that can attach one end of the wire to the mounting plate 108. In an alternative, yet equally useful embodiment, the interposer studs 110 may be nails extruded from a desirable material, and then physically attached to the mounting plate 108 using solder paste.
Alternatively, the interposer studs 110 may be mounted directly to the backing plate 106 so that the bases of the interposer studs mate directly with the backing plate 106, and would be exposed when the backing plate 106 is removed in a later stage. The backing plate 108 may be glass or metal, or any other material sufficient to hold the mounting plate 108 and interposer studs 110 stationary while the interposer is constructed.
The molding material may advantageously also have flow properties permitting the material to flow around the interposer studs 110 and prevent any air bubbles or voids from forming in the carrier plane 202. These flow properties may be achieved through heating a meltable molding material to a point where the viscosity of the material permits the molding material to adequately fill the molding chase. Alternatively, a catalyzed or solvent based molding material may be used where the material is selected to have, or modified to have, a viscosity, surface tension, or other property permitting the complete filling of the molding chase.
In particularly useful embodiments, the carrier plane 202 may be formed from a thermal set epoxy commonly used for underfilling a die attached to a printed circuit board (PCB). Use of the same material for the underfilling and carrier plane 202 will allow close matching of the coefficient of thermal expansion (CTE), which is a measure of how much a particular material will expand for a given temperature. Additionally, the separation for a mounted die having underfilling is 40-100 microns from the interposer. An epoxy material configured to completely fill the space under the die, and around the pins, or connections underneath a mounted die will also be useful in completely filling the molding chase and any spaces around the interposer studs 110 without leaving bubbles or gaps.
In particularly useful embodiments, the molding chase may be shaped to give the interposer package its final shape. Thus, a square, rectangular, octagonal, hexagonal or round shape may be used. However, skilled artisans will recognize that any shape molding chase may be used without deviating from the principles described herein.
Alternatively, the molding chase may be in a shape not reflecting the final interposer package shape. In such an embodiment, the molding material of the carrier plane 202 may be shaped at some later point. Thus, multiple packages of interposer studs 110 may be attached to a single mounting plate 108, and placed into a single molding chase. After molding material is introduced to the molding chase and the carrier plane 202 solidifies, the carrier plane 202 may be cut or milled to a desired shape, for example, but not limited to, a shape providing more advantageous handling during processing, or to a final or intermediate desired shape. Alternatively, the carrier plane 202 with multiple interposer stud 110 packages may be further processed as a single piece and separated into individual interposer packages at a later stage.
After the carrier plane 202 is formed, the interposer 204 consists of at least the carrier plane 202 and one or more interposer studs 110. Where a mounting plate 108 is included in the molding process, the mounting plate is part of the interposer 204 as well.
The RDL structure 402 permits the interposer 204 to remap the physical interconnections between chips, dies or other devices attached to the interposer 204. For example, an RDL trace may have a pin or contact for a die, device, board or other interposer, and a trace to a pad or contact connecting to an interposer stud 110, which in turn, may be connected to a RDL trace on the opposite side of the interposer 204. Thus, an RDL structure 402 may redirect the contacts for attached devices so that devices with pins that would not normally line up directly may be electrically connected.
Additionally, the RDL structure 402 may be comprised of different types or sizes of RDL pad. In one useful embodiment, the RDL structure may have RDL device mounting pads 406 or RDL board mounting pads 404. RDL device mounting pads 406 may be sized smaller to accept pins or contacts from a closely mounted device such as an integrated circuit die. Alternatively, RDL board mounting pads 404 may be larger than RDL device mounting pads 406, and configured to accept solder balls by which the interposer assembly may be attached to another board. For example a solder ball on an RDL board mounting pad 404 may be used to attach another device or board to the interposer assembly. Solder balls may be advantageously used for an electrical connection taller than a die mounted on the RDL device mounting pads 406, permitting the interposer structure to mount devices or boards at two different layers, or levels, on a single side of the interposer 204 carrier plane 202.
Use of an epoxy underfilling, 802, in combination with an epoxy carrier plane 202, permits matching of the CTE so that the underfilling 802 and carrier plane 202 or interposer 204 expand at generally the same rate in response to temperature changes. Additionally, a die 702 having an epoxy body will permit matching of the die 702 CTE to that of the interposer 204 and underfilling 802. Skilled artisans will recognize that the CTE of ordinary glass is approximately 8.5*ppm/° C. and for borosilicate glass, 3.3*ppm/° C., while the CTE of epoxies can range from 15-100 ppm/° C. While insulating materials like glass or ceramics may be used for the carrier plane 202 of the interposer 204, matching the CTE of the carrier plane 202, die 702 and underfilling 802 is preferable to reduce physical stress on the interconnection of those elements.
However, any combination of materials may be used without deviating from the principles disclosed herein. For example, the underfilling 802 may be eliminated entirely, the die 702 package may be a polymer or plastic, or the carrier plane 202 may be glass, silicon dioxide, or any other dielectric or insulating material.
Skilled artisans will recognize that the steps for processing features for the top side may be performed before or after the steps for the bottom features. Alternatively, the steps for processing the top and bottom sides of the interposer assembly may be mixed without deviating from the spirit or scope of the presented principles. For example, but without limitation, the RDL structures 402 and 1106 on both top and bottom of the interposer 204 may be created before any bonding pads 502 are applied. Similarly, the bonding pads 502 may be applied to both sides of the interposer 204 before any die 702 is attached.
In order to illustrate an alternative embodiment for forming an interlevel connection structure using device mounting studs, the bonding pads 502 are shown in this figure as being applied only to the upper RDL device mounting pads 1102. However, skilled artisans will recognize that the same method and structure for forming an interlevel connection structure 602, described above, may be advantageously applied to the top of the interposer assembly.
Skilled artisans will recognize that application of the interposer packages 1300 to the application packaging 1402 and singulation may be advantageously done in various ways. In one useful embodiment, multiple interposer packages 1300 on a single interposer carrier plane 202 may be attached to an application packaging 1402 and then separated into individual interposer packages 1300 by cutting or etching the carrier plane 202 to separate each interposer package 1300. Additionally, in such an embodiment, the singulation feature 1502 may be created after the interposer packages 1300 are separated, or the singulation feature 1502, if taking the form of a partial cut in the application packaging 1402, may be formed at the same time as the interposer packages 1300 are separated, with the cutting apparatus making a single cut though the carrier plane 202 and into the application packaging 1402.
A top package 1620 may also be included in the overall interposer package 1300 to form a three layer package. An upper PCB 1608 may also be attached to the top of the interposer package 1300, using the interlevel mounting studs 1202, or a solder ball mount 1614, or a combination of the two, with a solder ball 1614 holding the interlevel mounting studs 1202 to the mounting pads 1612 of the upper PCB 1608. The upper PCB may have any combination of devices, circuits or structures. For example, but without limitation, the upper PCB 1608 may have a device such as a memory chip 1602 attached to a mounting pad 1606, and electrically connected to the upper PCB 1608 via a wire bond 1604 by way of a connection point 1610. In such an exemplary embodiment, the dies 702 on the interposer may be logic or processing integrated circuits, interface or touchscreen controllers, communications chips, or the like. Skilled artisans will recognize that the upper PCB 1608 and lower PCB 1616 may have any type of electrical trace mounted thereon, and that PCBs commonly have vias or other connections though the board itself, permitting circuits on each side of the PCB to be in electrical contact.
Thus, a die 702 mounted on the upper side of the interposer 204, a die 702 mounted on the bottom side of the interposer 204, and an integrated circuit 1602 in the top package 1620, may each communicate with any of the others, and with any other connected device via the RDL structures 1106 and 406, interposer studs 110 and interlevel connection structures 602 and 1202.
The physical arrangement of interlevel mounting studs 1202 may also be varied according to system requirements without deviating from the presented principles.
Although the present embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. It will be readily understood by those skilled in the art that many of the features and functions discussed above can be implemented using a variety of materials and orders to the processing steps. For example, interposer studs may be solid or hollow, and may be any conductive material, or even a semiconductor material where such material is called for. As another example, it will be readily understood by those skilled in the art that many of the steps may be performed in any advantageous order while remaining within the scope of the present disclosure.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, apparatuses, manufacture, compositions of matter, means, methods, or steps.
Yu, Chen-Hua, Tsai, Hao-Yi, Wu, Kai-Chiang, Hung, Jui-Pin, Lee, Chien-Hsun, Lii, Mirng-Ji
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6884707, | Sep 08 2000 | Interconnections | |
8020290, | Jun 14 2009 | TERECIRCUITS CORPORATION | Processes for IC fabrication |
8703539, | Jun 29 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | Multiple die packaging interposer structure and method |
20020140096, | |||
20090166835, | |||
20140001612, | |||
20140004660, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 02 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Nov 11 2017 | 4 years fee payment window open |
May 11 2018 | 6 months grace period start (w surcharge) |
Nov 11 2018 | patent expiry (for year 4) |
Nov 11 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 11 2021 | 8 years fee payment window open |
May 11 2022 | 6 months grace period start (w surcharge) |
Nov 11 2022 | patent expiry (for year 8) |
Nov 11 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 11 2025 | 12 years fee payment window open |
May 11 2026 | 6 months grace period start (w surcharge) |
Nov 11 2026 | patent expiry (for year 12) |
Nov 11 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |