A manufacturing method of a complementary metal oxide semiconductor includes steps as following: providing a semiconductor substrate; forming a metal oxide semiconductor region having an oxide layer, which has a thickness greater than 1 micrometer, on a first surface of the semiconductor substrate; forming the oxide layer as an isolation region of the metal oxide semiconductor region and a heat-isolation region of a poly heater; forming a poly gate of the metal oxide semiconductor region as at least a portion of the poly heater; forming an interlayer dielectric layer; and processing a selenium etching. Under this circumstance, the oxide layer is applied so as to be the isolation region of the metal oxide semiconductor region and a heat-isolation region of the poly heater, the poly gate of the metal oxide semiconductor region is sufficiently utilized as the poly heater, and the heat-dissipation of the poly heater is optimized. #1#
|
#1# 1. A manufacturing method of a complementary metal oxide semiconductor, comprising steps of:
(a) providing a semiconductor substrate;
(b) forming a metal oxide semiconductor region having an oxide layer on a first surface of the semiconductor substrate, wherein said oxide layer has a thickness greater than 1 micrometer;
(c) forming said oxide layer as an isolation region of said metal oxide semiconductor region and a heat-isolation region of a poly heater;
(d) forming a poly gate of said metal oxide semiconductor region as at least a portion of said poly heater;
(e) forming an interlayer dielectric layer; and
(f) processing a selenium etching, wherein said step (f) further comprises steps of:
(f1) opening said poly heater through selenium etching process; and
(f2) opening a metal region or a poly region for fusing said metal region and said poly region through selenium etching process.
#1# 9. A manufacturing method of a complementary metal oxide semiconductor, comprising steps of:
(a) providing a semiconductor substrate;
(b) forming a metal oxide semiconductor region having an oxide layer on a first surface of the semiconductor substrate, wherein said oxide layer has a thickness greater than 1 micrometer;
(c) forming said oxide layer as an isolation region of said metal oxide semiconductor region and a heat-isolation region of a poly heater;
(d) forming a poly gate of said metal oxide semiconductor region as at least a portion of said poly heater;
(e) forming an interlayer dielectric layer; and
(f) processing a selenium etching, wherein said step (f) further comprises steps of:
(f1) opening said poly heater through selenium etching process; and
(f2) opening a metal region and a poly region for fusing said metal region and said poly region through selenium etching process.
#1# 2. The manufacturing method according to
#1# 3. The manufacturing method according to
#1# 4. The manufacturing method according to
#1# 5. The manufacturing method according to
#1# 6. The manufacturing method according to
#1# 7. The manufacturing method according to
#1# 8. The manufacturing method according to
#1# 10. The manufacturing method according to
#1# 11. The manufacturing method according to
#1# 12. The manufacturing method according to
#1# 13. The manufacturing method according to
#1# 14. The manufacturing method according to
#1# 15. The manufacturing method according to
#1# 16. The manufacturing method according to
|
The present invention relates to a complementary metal oxide semiconductor, and more particularly to a manufacturing method of a complementary metal oxide semiconductor.
In the semiconductor industry, there is no doubt that the most popular product is Complementary Metal Oxide Semiconductor (hereinafter “CMOS”). CMOS is an integrated circuit component, which can be utilized for manufacturing the P-type metal oxide semiconductor field effect transistors (hereinafter “MOSFET”) and the N-type MOSFETs on a wafer. The P-type MOSFET is also called “PMOS”, and the N-type MOSFET is also called “NMOS”. A PMOS and a NMOS are complementary to each other, so the component is called “CMOS”.
In general, CMOS is applied to manufacture the microprocessors, the microcontrollers, static random access memories, image sensors or other digital logic circuits. Because the energy consumption only occurs during turning on/off the transistor, the energy waste is low, and the heat generation is also low. As a result, CMOS becomes the most common component of semiconductor processes.
However, there are still some drawbacks of the conventional method of manufacturing a CMOS. For example, the thickness of the oxide layer is not enough to be utilized as a metal oxide semiconductor isolation region or a poly heater isolation region, the poly gate of the metal oxide semiconductor region cannot be utilized as a poly heater, and the heat efficiency of an interlayer dielectric layer cannot be improved with ON, ONO, ONON, ONONO or ONONON. In addition, the ONON rest thickness of the poly heater cannot be adjusted for optimizing the heat-dissipating efficiency.
There is a need of providing a manufacturing method of a complementary metal oxide semiconductor to obviate the drawbacks encountered from the prior art.
The present invention provides a manufacturing method of a complementary metal oxide semiconductor in order to eliminate the drawbacks of that the thickness of the oxide layer is not enough, the poly gate of the metal oxide semiconductor region cannot be utilized as a poly heater, the heat efficiency of an interlayer dielectric layer cannot be improved, and the rest thickness of the surface of the poly heater cannot be adjusted for optimizing the heat-dissipating efficiency.
The present invention also provides a manufacturing method of a complementary metal oxide semiconductor. By utilizing an oxide layer having a thickness greater than 1 micrometer (10 k angstrom), the oxide layer is applied so as to be the isolation region of the metal oxide semiconductor region and a heat-isolation region of the poly heater. Meanwhile, by forming the poly gate as at least a portion of the poly heater, improving the heat efficiency of the poly heater with the interlayer dielectric layer utilizing a multi-layer structure of the oxide and the nitride such as ON, ONO, ONON, ONONO or ONONON, and adjusting the rest thickness of the multi-layer structure of the nitride and the oxide (i.e. the ONON structure of the poly heater) through the selenium etching process, the poly gate of the metal oxide semiconductor region is sufficiently utilized as the poly heater, and the heat-dissipation of the poly heater is optimized.
In accordance with an aspect of the present invention, there is provided a manufacturing method of a complementary metal oxide semiconductor. The manufacturing method includes steps as following: providing a semiconductor substrate; forming a metal oxide semiconductor region having an oxide layer on a first surface of the semiconductor substrate, among which the oxide layer has a thickness greater than 1 micrometer (10 kÅ); forming the oxide layer as an isolation region of the metal oxide semiconductor region and a heat-isolation region of a poly heater; forming a poly gate of the metal oxide semiconductor region as at least a portion of the poly heater; forming an interlayer dielectric layer; and processing a selenium etching.
The above contents of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
Please refer to
In some embodiments, the step of forming a metal oxide semiconductor region 10 having an oxide layer on a first surface S1 of the semiconductor substrate 1 substantially includes the n-well and p-well forming process, the shallow trench isolation process, the light doping and drain-implant process, the sidewall gap forming process, the source/drain ion-implant process, the contact window forming process, the in-area connection process, metal forming process and via connection process, which are all illustrated and shown in
In some embodiments, the step of forming an interlayer dielectric layer 13 further includes a detailed step of forming the interlayer dielectric layer 13 with a multi-layer structure having at least an oxide and at least a nitride (as shown in
In some embodiments, an adjustment of the rest thickness of the multi-layer structure (e.g. the ONON structure) of the poly heater 12 is implemented by the step of processing a selenium etching, so that the heat-dissipation of the poly heater 12 is optimized. Furthermore, the step of processing a selenium etching further includes steps of opening the poly heater through selenium etching process and opening a metal region and/or a poly region for fusing the metal region and the poly region through selenium etching process.
Moreover, the manufacturing method of the complementary metal oxide semiconductor mentioned above can be not only used in general manufacture of CMOS, but also applied to the inkjet cartridge. The Capability of Precision (CP) is over 98 percent. Compared with the processes of the conventional manufacturing method of CMOS, the present invention provides high competitiveness and advantages over prior art, in which each type of wafer of CMOS is easier to be manufactured.
From the above description, the present invention provides a manufacturing method of a complementary metal oxide semiconductor. By utilizing an oxide layer having a thickness greater than 1 micrometer (10 k angstrom), the oxide layer is applied so as to be the isolation region of the metal oxide semiconductor region and a heat-isolation region of the poly heater. Meanwhile, by forming the poly gate as at least a portion of the poly heater, improving the heat efficiency of the poly heater with the interlayer dielectric layer utilizing a multi-layer structure of the oxide and the nitride such as ON, ONO, ONON, ONONO or ONONON, and adjusting the rest thickness of the multi-layer structure of the nitride and the oxide (i.e. the ONON structure of the poly heater) through the selenium etching process, the poly gate of the metal oxide semiconductor region is sufficiently utilized as the poly heater, and the heat-dissipation of the poly heater is optimized.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Wang, Chyan-Huei, Lo, Shiu-Fang, Jan, Jack
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5060195, | Dec 29 1989 | Texas Instruments Incorporated | Hot electron programmable, tunnel electron erasable contactless EEPROM |
6486692, | Nov 22 1999 | Winbond Electronics Corp. | Method of positive mobile iron contamination (PMIC) detection and apparatus of performing the same |
20060286812, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 04 2013 | WANG, CHYAN-HUEI | Mosel Vitelic Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031154 | /0358 | |
Sep 04 2013 | LO, SHIU-FANG | Mosel Vitelic Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031154 | /0358 | |
Sep 04 2013 | JAN, JACK | Mosel Vitelic Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031154 | /0358 | |
Sep 06 2013 | Mosel Vitelic Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 13 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 01 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 16 2017 | 4 years fee payment window open |
Jun 16 2018 | 6 months grace period start (w surcharge) |
Dec 16 2018 | patent expiry (for year 4) |
Dec 16 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 16 2021 | 8 years fee payment window open |
Jun 16 2022 | 6 months grace period start (w surcharge) |
Dec 16 2022 | patent expiry (for year 8) |
Dec 16 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 16 2025 | 12 years fee payment window open |
Jun 16 2026 | 6 months grace period start (w surcharge) |
Dec 16 2026 | patent expiry (for year 12) |
Dec 16 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |