A semiconductor device has a semiconductor die with a first conductive layer formed over the semiconductor die. A first insulating layer is formed over the semiconductor die with a first opening in the first insulating layer disposed over the first conductive layer. A second conductive layer is formed over the first insulating layer and into the first opening over the first conductive layer. An interconnect structure is formed over the first and second conductive layers within openings of a second insulating layer. The second insulating layer is removed. The interconnect structure can be a conductive pillar or conductive pad. A bump material can be formed over the conductive pillar. A protective coating is formed over the conductive pillar or pad to a thickness less than one micrometer to reduce oxidation. The protective coating is formed by immersing the conductive pillar or pad into the bath containing tin or indium.

Patent
   8912650
Priority
Jun 23 2011
Filed
Mar 18 2013
Issued
Dec 16 2014
Expiry
Aug 11 2031
Extension
49 days
Assg.orig
Entity
Large
9
14
currently ok
10. A semiconductor device, comprising:
a semiconductor die;
a first conductive layer formed over the semiconductor die;
a copper pillar formed over the first conductive layer; and
a protective coating consisting of indium formed in contact with the copper pillar.
16. A semiconductor device, comprising:
a semiconductor die;
a first conductive layer formed over the semiconductor die;
a copper pillar formed over the first conductive layer;
a bump material formed in direct contact with the copper pillar; and
a protective coating formed on the copper pillar and bump material.
5. A semiconductor device, comprising:
a semiconductor die;
a first insulating layer formed in contact with the semiconductor die;
a first conductive layer formed in contact with the first insulating layer;
a second insulating layer formed in contact with the first insulating layer and first conductive layer;
a second conductive layer formed in contact with the second insulating layer and first conductive layer;
a copper pillar formed in contact with the second conductive layer;
a bump material formed in direct contact with the copper pillar; and
a protective coating formed in contact with the copper pillar and bump material.
1. A semiconductor device, comprising:
a semiconductor die;
a first insulating layer formed in contact with the semiconductor die;
a first conductive layer formed in contact with the first insulating layer;
a second insulating layer formed in contact with the first insulating layer and first conductive layer;
a second conductive layer formed in contact with the second insulating layer and first conductive layer;
a copper pillar formed in contact with the second conductive layer;
a bump material formed in direct contact with the copper pillar; and
a protective coating consisting of indium formed in contact with the copper pillar and bump material.
2. The semiconductor device of claim 1, wherein the protective coating includes a thickness of less than one micrometer.
3. The semiconductor device of claim 1, wherein the protective coating includes an intermetallic cover formed over the copper pillar and bump material.
4. The semiconductor device of claim 1, further including a substrate, wherein the semiconductor is bonded to the substrate with the bump material.
6. The semiconductor device of claim 5, wherein the protective coating consists of indium.
7. The semiconductor device of claim 5, wherein the protective coating includes a thickness of less than one micrometer.
8. The semiconductor device of claim 5, wherein the protective coating includes an intermetallic cover formed over the copper pillar and bump material.
9. The semiconductor device of claim 5, further including a substrate, wherein the semiconductor is bonded to the substrate with the bump material.
11. The semiconductor device of claim 10, wherein the protective coating includes a thickness of less than one micrometer.
12. The semiconductor device of claim 10, wherein the protective coating includes an intermetallic cover formed over the copper pillar.
13. The semiconductor device of claim 10, further including:
a first insulating layer formed over the semiconductor die, wherein the first conductive layer is formed in contact with the first insulating layer;
a second insulating layer formed in contact with the first insulating layer and first conductive layer; and
a second conductive layer formed in contact with the second insulating layer and first conductive layer, wherein the copper pillar is formed in contact with the second conductive layer.
14. The semiconductor device of claim 10, further including a bump material formed in direct contact with the copper pillar.
15. The semiconductor device of claim 14, further including a substrate, wherein the semiconductor is bonded to the substrate with the bump material.
17. The semiconductor device of claim 16, wherein the protective coating includes an intermetallic cover formed over the first conductive layer.
18. The semiconductor device of claim 16, wherein the protective coating includes tin or indium.
19. The semiconductor device of claim 16, wherein the protective coating includes a thickness of less than one micrometer.
20. The semiconductor device of claim 16, further including:
a first insulating layer formed over the semiconductor die, wherein the first conductive layer is formed in contact with the first insulating layer;
a second insulating layer formed in contact with the first insulating layer and first conductive layer; and
a second conductive layer formed in contact with the second insulating layer and first conductive layer, wherein the copper pillar is formed in contact with the second conductive layer.
21. The semiconductor device of claim 16, further including a substrate, wherein the semiconductor is bonded to the substrate with the bump material.

The present application is a division of U.S. patent application Ser. No. 13/167,566, now U.S. Pat. No. 8,435,881, filed Jun. 23, 2011, which application is incorporated herein by reference.

The present invention relates in general to semiconductor devices and, more particularly, to a semiconductor device and method of forming a protective coating over an interconnect structure to inhibit surface oxidation and corrosion.

Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, and power metal oxide semiconductor field effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, microprocessors, charged-coupled devices (CCDs), solar cells, and digital micro-mirror devices (DMDs).

Semiconductor devices perform a wide range of functions such as signal processing, high-speed calculations, transmitting and receiving electromagnetic signals, controlling electronic devices, transforming sunlight to electricity, and creating visual projections for television displays. Semiconductor devices are found in the fields of entertainment, communications, power conversion, networks, computers, and consumer products. Semiconductor devices are also found in military applications, aviation, automotive, industrial controllers, and office equipment.

Semiconductor devices exploit the electrical properties of semiconductor materials. The atomic structure of semiconductor material allows its electrical conductivity to be manipulated by the application of an electric field or base current or through the process of doping. Doping introduces impurities into the semiconductor material to manipulate and control the conductivity of the semiconductor device.

A semiconductor device contains active and passive electrical structures. Active structures, including bipolar and field effect transistors, control the flow of electrical current. By varying levels of doping and application of an electric field or base current, the transistor either promotes or restricts the flow of electrical current. Passive structures, including resistors, capacitors, and inductors, create a relationship between voltage and current necessary to perform a variety of electrical functions. The passive and active structures are electrically connected to form circuits, which enable the semiconductor device to perform high-speed calculations and other useful functions.

Semiconductor devices are generally manufactured using two complex manufacturing processes, i.e., front-end manufacturing, and back-end manufacturing, each involving potentially hundreds of steps. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each semiconductor die is typically identical and contains circuits formed by electrically connecting active and passive components. Back-end manufacturing involves singulating individual semiconductor die from the finished wafer and packaging the die to provide structural support and environmental isolation. The term “semiconductor die” as used herein refers to both the singular and plural form of the words, and accordingly, can refer to both a single semiconductor device and multiple semiconductor devices.

One goal of semiconductor manufacturing is to produce smaller semiconductor devices. Smaller devices typically consume less power, have higher performance, and can be produced more efficiently. In addition, smaller semiconductor devices have a smaller footprint, which is desirable for smaller end products. A smaller semiconductor die size can be achieved by improvements in the front-end process resulting in semiconductor die with smaller, higher density active and passive components. Back-end processes may result in semiconductor device packages with a smaller footprint by improvements in electrical interconnection and packaging materials.

A semiconductor die typically contains an interconnect structure for mounting the die to a substrate. For example, the interconnect structure can be a bump or conductive pillar with bump cap formed over contact pads within an opening in an insulating layer on the semiconductor die. The bump or conductive pillar with bump cap is bonded to the substrate by reflowing the bump material to provide mechanical and electrical interconnect between the semiconductor die and substrate. Conductive pillars offer the advantage of smaller interconnect pitches and higher interconnect and routing density.

The sidewalls of the conductive pillars, particularly Cu pillars, are subject to surface oxidation and corrosion. The surface oxidation can adversely affect bonding and joint reliability, leading to reduced manufacturing yield and higher cost.

A need exists to form an interconnect structure, such as a conductive pillar, while inhibiting surface oxidation and corrosion. Accordingly, in one embodiment, the present invention is a semiconductor device comprising a semiconductor die and a conductive layer formed over the semiconductor die. An interconnect structure is formed over the conductive layer. A bump material is formed over the interconnect structure. A protective coating is formed over the interconnect structure and bump material.

In another embodiment, the present invention is a semiconductor device comprising a semiconductor die and an interconnect structure formed over the semiconductor die. A first conductive layer is formed over the interconnect structure. A protective coating is formed over the first conductive layer.

In another embodiment, the present invention is a semiconductor device comprising a semiconductor die and a first conductive layer formed over the semiconductor die. A second conductive layer is formed over the first conductive layer. A protective coating is formed over the second conductive layer.

In another embodiment, the present invention is a semiconductor device comprising a semiconductor die and a first conductive layer formed over the semiconductor die. A protective coating is formed over the first conductive layer.

FIG. 1 illustrates a PCB with different types of packages mounted to its surface;

FIGS. 2a-2c illustrate further detail of the representative semiconductor packages mounted to the PCB;

FIGS. 3a-3p illustrate a process of forming a protective coating over conductive pillars and bump material to inhibit surface oxidation and corrosion;

FIGS. 4a-4c illustrate the semiconductor die having a protective coating formed over the conductive pillars mounted to a substrate;

FIGS. 5a-5f illustrate a process of forming a protective coating over conductive pads to inhibit surface oxidation and corrosion; and

FIG. 6 illustrates the semiconductor die having a protective coating formed over the conductive pads.

The present invention is described in one or more embodiments in the following description with reference to the figures, in which like numerals represent the same or similar elements. While the invention is described in terms of the best mode for achieving the invention's objectives, it will be appreciated by those skilled in the art that it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims and their equivalents as supported by the following disclosure and drawings.

Semiconductor devices are generally manufactured using two complex manufacturing processes: front-end manufacturing and back-end manufacturing. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die on the wafer contains active and passive electrical components, which are electrically connected to form functional electrical circuits. Active electrical components, such as transistors and diodes, have the ability to control the flow of electrical current. Passive electrical components, such as capacitors, inductors, resistors, and transformers, create a relationship between voltage and current necessary to perform electrical circuit functions.

Passive and active components are formed over the surface of the semiconductor wafer by a series of process steps including doping, deposition, photolithography, etching, and planarization. Doping introduces impurities into the semiconductor material by techniques such as ion implantation or thermal diffusion. The doping process modifies the electrical conductivity of semiconductor material in active devices, transforming the semiconductor material into an insulator, conductor, or dynamically changing the semiconductor material conductivity in response to an electric field or base current. Transistors contain regions of varying types and degrees of doping arranged as necessary to enable the transistor to promote or restrict the flow of electrical current upon the application of the electric field or base current.

Active and passive components are formed by layers of materials with different electrical properties. The layers can be formed by a variety of deposition techniques determined in part by the type of material being deposited. For example, thin film deposition can involve chemical vapor deposition (CVD), physical vapor deposition (PVD), electrolytic plating, and electroless plating processes. Each layer is generally patterned to form portions of active components, passive components, or electrical connections between components.

The layers can be patterned using photolithography, which involves the deposition of light sensitive material, e.g., photoresist, over the layer to be patterned. A pattern is transferred from a photomask to the photoresist using light. In one embodiment, the portion of the photoresist pattern subjected to light is removed using a solvent, exposing portions of the underlying layer to be patterned. In another embodiment, the portion of the photoresist pattern not subjected to light, the negative photoresist, is removed using a solvent, exposing portions of the underlying layer to be patterned. The remainder of the photoresist is removed, leaving behind a patterned layer. Alternatively, some types of materials are patterned by directly depositing the material into the areas or voids formed by a previous deposition/etch process using techniques such as electroless and electrolytic plating.

Depositing a thin film of material over an existing pattern can exaggerate the underlying pattern and create a non-uniformly flat surface. A uniformly flat surface is required to produce smaller and more densely packed active and passive components. Planarization can be used to remove material from the surface of the wafer and produce a uniformly flat surface. Planarization involves polishing the surface of the wafer with a polishing pad. An abrasive material and corrosive chemical are added to the surface of the wafer during polishing. The combined mechanical action of the abrasive and corrosive action of the chemical removes any irregular topography, resulting in a uniformly flat surface.

Back-end manufacturing refers to cutting or singulating the finished wafer into the individual die and then packaging the die for structural support and environmental isolation. To singulate the semiconductor die, the wafer is scored and broken along non-functional regions of the wafer called saw streets or scribes. The wafer is singulated using a laser cutting tool or saw blade. After singulation, the individual semiconductor die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package. The electrical connections can be made with solder bumps, stud bumps, conductive paste, or wirebonds. An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation. The finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.

FIG. 1 illustrates electronic device 50 having a chip carrier substrate or printed circuit board (PCB) 52 with a plurality of semiconductor packages mounted on its surface. Electronic device 50 can have one type of semiconductor package, or multiple types of semiconductor packages, depending on the application. The different types of semiconductor packages are shown in FIG. 1 for purposes of illustration.

Electronic device 50 can be a stand-alone system that uses the semiconductor packages to perform one or more electrical functions. Alternatively, electronic device 50 can be a subcomponent of a larger system. For example, electronic device 50 can be part of a cellular phone, personal digital assistant (PDA), digital video camera (DVC), or other electronic communication device. Alternatively, electronic device 50 can be a graphics card, network interface card, or other signal processing card that can be inserted into a computer. The semiconductor package can include microprocessors, memories, application specific integrated circuits (ASIC), logic circuits, analog circuits, RF circuits, discrete devices, or other semiconductor die or electrical components. Miniaturization and weight reduction are essential for these products to be accepted by the market. The distance between semiconductor devices must be decreased to achieve higher density.

In FIG. 1, PCB 52 provides a general substrate for structural support and electrical interconnect of the semiconductor packages mounted on the PCB. Conductive signal traces 54 are formed over a surface or within layers of PCB 52 using evaporation, electrolytic plating, electroless plating, screen printing, or other suitable metal deposition process. Signal traces 54 provide for electrical communication between each of the semiconductor packages, mounted components, and other external system components. Traces 54 also provide power and ground connections to each of the semiconductor packages.

In some embodiments, a semiconductor device has two packaging levels. First level packaging is a technique for mechanically and electrically attaching the semiconductor die to an intermediate carrier. Second level packaging involves mechanically and electrically attaching the intermediate carrier to the PCB. In other embodiments, a semiconductor device may only have the first level packaging where the die is mechanically and electrically mounted directly to the PCB.

For the purpose of illustration, several types of first level packaging, including bond wire package 56 and flipchip 58, are shown on PCB 52. Additionally, several types of second level packaging, including ball grid array (BGA) 60, bump chip carrier (BCC) 62, dual in-line package (DIP) 64, land grid array (LGA) 66, multi-chip module (MCM) 68, quad flat non-leaded package (QFN) 70, and quad flat package 72, are shown mounted on PCB 52. Depending upon the system requirements, any combination of semiconductor packages, configured with any combination of first and second level packaging styles, as well as other electronic components, can be connected to PCB 52. In some embodiments, electronic device 50 includes a single attached semiconductor package, while other embodiments call for multiple interconnected packages. By combining one or more semiconductor packages over a single substrate, manufacturers can incorporate pre-made components into electronic devices and systems. Because the semiconductor packages include sophisticated functionality, electronic devices can be manufactured using cheaper components and a streamlined manufacturing process. The resulting devices are less likely to fail and less expensive to manufacture resulting in a lower cost for consumers.

FIGS. 2a-2c show exemplary semiconductor packages. FIG. 2a illustrates further detail of DIP 64 mounted on PCB 52. Semiconductor die 74 includes an active region containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and are electrically interconnected according to the electrical design of the die. For example, the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements formed within the active region of semiconductor die 74. Contact pads 76 are one or more layers of conductive material, such as aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), or silver (Ag), and are electrically connected to the circuit elements formed within semiconductor die 74. During assembly of DIP 64, semiconductor die 74 is mounted to an intermediate carrier 78 using a gold-silicon eutectic layer or adhesive material such as thermal epoxy or epoxy resin. The package body includes an insulative packaging material such as polymer or ceramic. Conductor leads 80 and bond wires 82 provide electrical interconnect between semiconductor die 74 and PCB 52. Encapsulant 84 is deposited over the package for environmental protection by preventing moisture and particles from entering the package and contaminating semiconductor die 74 or bond wires 82.

FIG. 2b illustrates further detail of BCC 62 mounted on PCB 52. Semiconductor die 88 is mounted to carrier 90 using an underfill or epoxy-resin adhesive material 92. Bond wires 94 provide first level packaging interconnect between contact pads 96 and 98. Molding compound or encapsulant 100 is deposited over semiconductor die 88 and bond wires 94 to provide physical support and electrical isolation for the device. Contact pads 102 are formed over a surface of PCB 52 using a suitable metal deposition process such as electrolytic plating or electroless plating to prevent oxidation. Contact pads 102 are electrically connected to one or more conductive signal traces 54 in PCB 52. Bumps 104 are formed between contact pads 98 of BCC 62 and contact pads 102 of PCB 52.

In FIG. 2c, semiconductor die 58 is mounted face down to intermediate carrier 106 with a flipchip style first level packaging. Active region 108 of semiconductor die 58 contains analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed according to the electrical design of the die. For example, the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements within active region 108. Semiconductor die 58 is electrically and mechanically connected to carrier 106 through bumps 110.

BGA 60 is electrically and mechanically connected to PCB 52 with a BGA style second level packaging using bumps 112. Semiconductor die 58 is electrically connected to conductive signal traces 54 in PCB 52 through bumps 110, signal lines 114, and bumps 112. A molding compound or encapsulant 116 is deposited over semiconductor die 58 and carrier 106 to provide physical support and electrical isolation for the device. The flipchip semiconductor device provides a short electrical conduction path from the active devices on semiconductor die 58 to conduction tracks on PCB 52 in order to reduce signal propagation distance, lower capacitance, and improve overall circuit performance. In another embodiment, the semiconductor die 58 can be mechanically and electrically connected directly to PCB 52 using flipchip style first level packaging without intermediate carrier 106.

FIGS. 3a-3p illustrate, in relation to FIGS. 1 and 2a-2c, a process of forming a protective coating over conductive pillars and bump material to inhibit surface oxidation and corrosion. FIG. 3a shows a semiconductor wafer 120 with a base substrate material 122, such as silicon, germanium, gallium arsenide, indium phosphide, or silicon carbide, for structural support. A plurality of semiconductor die or components 124 is formed on wafer 120 separated by a non-active, inter-die wafer area or saw street 126 as described above. Saw street 126 provides cutting areas to singulate semiconductor wafer 120 into individual semiconductor die 124.

FIG. 3b shows a cross-sectional view of a portion of semiconductor wafer 120. Each semiconductor die 124 has a back surface 128 and active surface 130 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit may include one or more transistors, diodes, and other circuit elements formed within active surface 130 to implement analog circuits or digital circuits, such as digital signal processor (DSP), ASIC, memory, or other signal processing circuit. Semiconductor die 124 may also contain integrated passive devices (IPDs), such as inductors, capacitors, and resistors, for RF signal processing. In one embodiment, semiconductor die 124 is a flipchip type device.

An insulating or dielectric layer 132 is formed over active surface 130 using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation. The insulating layer 132 contains one or more layers of silicon dioxide (SiO2), silicon nitride (Si3N4), silicon oxynitride (SiON), tantalum pentoxide (Ta2O5), aluminum oxide (Al2O3), benzocyclobutene (BCB), polyimide (PI), polybenzoxazoles (PBO), or other suitable dielectric material.

In FIG. 3c, an electrically conductive layer 134 is formed over insulating layer 132 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process. Conductive layer 134 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material. Conductive layer 134 operates as contact pads electrically connected to the circuits on active surface 130, e.g., through conductive vias formed through insulating layer 132.

In FIG. 3d, an insulating or passivation layer 136 is formed over insulating layer 132 and conductive layer 134 using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation. The insulating layer 136 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, or other material having similar insulating and structural properties. A portion of insulating layer 136 is removed by an etching process to form openings 137 disposed over and exposing conductive layer 134.

In FIG. 3e, an electrically conductive layer 138 is conformally applied over conductive layer 134 and insulating layer 136 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process. Conductive layer 138 can be one or more layers of Al, Cu, titanium (Ti), Sn, Ni, Au, Ag, or other suitable electrically conductive material. Conductive layer 138 follows the contour of conductive layer 134 and insulation layer 136. In one embodiment, conductive layer 138 is a seed layer containing multiple layers of Ti/Cu or Ti/Au and electrically connected to conductive layer 134.

In FIG. 3f, a thick insulating layer 140 is formed over insulating layer 136 and conductive layer 138. The insulating layer 140 can contain one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, solder resist, or other photo-sensitive material formed by PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation. A portion of insulating layer 140 is removed by patterning, exposure to UV light, and developing to form openings 142 and expose a portion of conductive layer 138 disposed over conductive layer 134.

In another embodiment, insulating layer 140 is a dry-film material with a PET support film. The dry film material is patterned and irradiated. A portion of insulating layer 140 is removed by subjecting the irradiated DFR material to a developer which selectively dissolves non-irradiated portions of the DFR material to create patterned openings 142 in insulating layer 140 disposed over conductive layers 134 and 138, while leaving the irradiated portions of the photoresist material intact.

Alternatively, patterned openings 142 can be formed by laser direct ablation (LDA) using laser 144 to remove portions of insulating layer 140 and expose conductive layer 138 in applications requiring finer interconnect dimensions, as shown in FIG. 3g.

In FIG. 3h, an electrically conductive material is deposited within patterned openings 142 using a metal deposition process such as PVD, CVD, sputtering, electrolytic plating, and electroless plating. The conductive material can be multiple layers of Al, palladium (Pd), Cu, Sn, Ni, Au, or Ag. The conductive material partially fills patterned openings 142 to form cylindrical conductive pillars 146 as an interconnect structure for semiconductor die 124. In one embodiment, conductive pillars 146 have a height of 50 micrometers (μm). Conductive pillars 146 are electrically connected to conductive layers 134 and 138.

FIG. 3i shows a top view of insulating layer 140 and cylindrical conductive pillars 146 formed within patterned openings 142.

In FIG. 3j, an electrically conductive bump material 148 is deposited over surface 150 of conductive pillars 146 within patterned openings 142 using an evaporation, electrolytic plating, electroless plating, ball drop, or screen printing process. Bump material 148 can be Al, Sn, Ni, Au, Ag, Pb, Bi, Cu, solder, and combinations thereof, with an optional flux solution. For example, bump material 148 can be eutectic Sn/Pb, high-lead solder, or lead-free solder. Bump material 148 is bonded to surface 150 of conductive pillars 132 using a suitable attachment or bonding process.

In FIG. 3k, insulating layer 140 is removed, leaving cylindrical conductive pillars 146 and bump material 148 disposed over conductive layers 134 and 138. In FIG. 3l, the portion of conductive layer 138 over insulating layer 136, i.e., outside openings 137, is removed by a wet etching process.

In FIG. 3m, leading with conductive pillars 146 and bump material 148, semiconductor wafer 120 is positioned over bath 152 containing Sn or indium (In). FIG. 3n shows conductive pillars 146 and bump material 148 of semiconductor wafer 120 immersed in bath 152. The immersion forms a protective coating 154 over surface 156 of conductive pillars 146 and bump material 148, as well as other exposed conductive layers on semiconductor wafer 120, as shown in FIG. 3o. The protective coating 154 contains Sn or In to protect surface 156 of conductive pillars 146, as well as other exposed conductive layers on semiconductor wafer 120, against oxidation. Protective coating 154 is particularly useful for Cu conductive pillars. In one embodiment, protective coating 154 has a thickness of less than 1.0 μm.

In FIG. 3p, semiconductor wafer 120 is singulated through saw street 126 using a saw blade or laser cutting tool 158 into individual semiconductor die 124.

FIG. 4a shows semiconductor die 124 with cylindrical conductive pillars 146 and bump material 148 covered by protective coating 154. Conductive pillars 146 have a fine pitch for high density interconnect. The protective coating 154 inhibits or reduces oxidation and corrosion on surface 156, conductive pillars 146 and bump material 148, as well as other exposed conductive layers on semiconductor die 124, which could adversely affect bonding and joint reliability. The protective coating 154 becomes an intermetallic coverage (IMC) layer at room temperature.

In FIG. 4b, semiconductor die 124 is positioned over substrate or PCB 160 with conductive pillars 146 aligned to conductive traces 164 formed on the substrate. FIG. 4c shows semiconductor die 124 mounted to substrate or PCB 160 with bump material 148 reflowed by heating the material above its melting point to form bumps 162 bonded to conductive traces 164 on the substrate. In some applications, bumps 162 are reflowed a second time to improve electrical connection between conductive pillars 146 and conductive traces 164. Bump material 148 can also be compression bonded to conductive traces 164.

FIGS. 5a-5f illustrate, in relation to FIGS. 1 and 2a-2c, a process of forming a protective coating over conductive pads to inhibit surface oxidation and corrosion. Continuing from FIG. 3f, an electrically conductive material is deposited within patterned openings 142 using a metal deposition process such as PVD, CVD, sputtering, electrolytic plating, and electroless plating, as shown in FIG. 5a. The conductive material can be multiple layers of Al, palladium (Pd), Cu, Sn, Ni, Au, or Ag. The conductive material partially fills patterned openings 142 to form cylindrical conductive pads 170 as an interconnect structure for semiconductor die 124. In one embodiment, conductive pads 170 have a height of 25-30 μm. Conductive pads 170 are electrically connected to conductive layers 134 and 138.

FIG. 5b shows a top view of insulating layer 140 and cylindrical conductive pads 170 formed within patterned openings 142.

In FIG. 5c, insulating layer 140 is removed, leaving cylindrical conductive pads 170 disposed over conductive layers 134 and 138. In FIG. 5d, the portion of conductive layer 138 over insulating layer 136, i.e., outside openings 137, is removed by a wet etching process.

Leading with conductive pads 170, semiconductor wafer 120 is immersed in a bath containing Sn or In, similar to FIGS. 3m and 3n. The immersion forms a protective coating 172 over surfaces 174 and 176 of conductive pads 170, as well as other exposed conductive layers on semiconductor wafer 120, as shown in FIG. 5e. The protective coating 172 contains Sn or In to protect surfaces 174 and 176 of conductive pads 170, as well as other exposed conductive layers on semiconductor wafer 120, against oxidation, particularly for Cu conductive pads. In one embodiment, protective coating 172 has a thickness of less than 1.0 μm.

In FIG. 5f, semiconductor wafer 120 is singulated through saw street 126 using a saw blade or laser cutting tool 178 into individual semiconductor die 124.

FIG. 6 shows semiconductor die 124 with conductive pads 170 formed over conductive layers 134 and 138 and covered by protective coating 172. Conductive pads 170 have a fine pitch for high density interconnect. The protective coating 172 inhibits oxidation and corrosion on surfaces 174 and 176 of conductive pads 170, as well as other exposed conductive layers on semiconductor die 124, which could adversely affect bonding and joint reliability. The protective coating 172 becomes an IMC layer at room temperature.

While one or more embodiments of the present invention have been illustrated in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present invention as set forth in the following claims.

Choi, Won Kyoung, Marimuthu, Pandi Chelvam

Patent Priority Assignee Title
11125425, Nov 19 2019 Lumileds LLC Fan out structure for light-emitting diode (LED) device and lighting system
11156346, Nov 19 2019 Lumileds LLC Fan out structure for light-emitting diode (LED) device and lighting system
11476217, Mar 10 2020 LUMILEDS HOLDING B V ; Lumileds LLC Method of manufacturing an augmented LED array assembly
11621173, Nov 19 2019 Lumileds LLC Fan out structure for light-emitting diode (LED) device and lighting system
11626448, Mar 29 2019 Lumileds LLC Fan-out light-emitting diode (LED) device substrate with embedded backplane, lighting system and method of manufacture
11631594, Nov 19 2019 Lumileds LLC Fan out structure for light-emitting diode (LED) device and lighting system
11664347, Jan 07 2020 Lumileds LLC Ceramic carrier and build up carrier for light-emitting diode (LED) array
11777066, Dec 27 2019 Lumileds LLC Flipchip interconnected light-emitting diode package assembly
9748160, Oct 16 2015 Samsung Electronics Co., Ltd. Semiconductor package, method of fabricating the same, and semiconductor module
Patent Priority Assignee Title
3761309,
6080497, Mar 27 1992 REVERE COPPER PRODUCTS, INC Corrosion-resistant coated copper metal and method for making the same
8232193, Jul 08 2010 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming Cu pillar capped by barrier layer
20020173073,
20090102032,
20090127708,
20090233436,
20090267213,
20110086505,
20110101520,
20110101523,
20110260317,
20110298123,
20120091577,
///////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Mar 18 2013STATS ChipPAC, Ltd.(assignment on the face of the patent)
Aug 06 2015STATS CHIPPAC, INC CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0362880748 pdf
Mar 29 2016STATS ChipPAC LtdSTATS CHIPPAC PTE LTE CHANGE OF NAME SEE DOCUMENT FOR DETAILS 0383780161 pdf
Mar 29 2016STATS ChipPAC LtdSTATS CHIPPAC PTE LTD CORRECTIVE ASSIGNMENT TO CORRECT THE SPELLING OF THE ASSIGNEE S NAME ON THE COVER SHEET PREVIOUSLY RECORDED AT REEL: 038378 FRAME: 0161 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT 0648050735 pdf
Mar 29 2016STATS ChipPAC LtdSTATS CHIPPAC PTE LTD CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE S NAME ON COVERSHEET FROM STATS CHIPPAC PTE LTE TO STATS CHIPPAC PTE LTD PREVIOUSLY RECORDED ON REEL 038378 FRAME 0418 ASSIGNOR S HEREBY CONFIRMS THE CHANGE OF NAME 0649080920 pdf
May 03 2019CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENTSTATS CHIPPAC, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0528440491 pdf
May 03 2019CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENTSTATS CHIPPAC PTE LTD FORMERLY KNOWN AS STATS CHIPPAC LTD RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0528440491 pdf
Date Maintenance Fee Events
Jun 18 2018M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Jun 16 2022M1552: Payment of Maintenance Fee, 8th Year, Large Entity.


Date Maintenance Schedule
Dec 16 20174 years fee payment window open
Jun 16 20186 months grace period start (w surcharge)
Dec 16 2018patent expiry (for year 4)
Dec 16 20202 years to revive unintentionally abandoned end. (for year 4)
Dec 16 20218 years fee payment window open
Jun 16 20226 months grace period start (w surcharge)
Dec 16 2022patent expiry (for year 8)
Dec 16 20242 years to revive unintentionally abandoned end. (for year 8)
Dec 16 202512 years fee payment window open
Jun 16 20266 months grace period start (w surcharge)
Dec 16 2026patent expiry (for year 12)
Dec 16 20282 years to revive unintentionally abandoned end. (for year 12)