A method for producing a semiconductor layer is disclosed. One embodiment provides for a semiconductor layer on a semiconductor substrate containing oxygen. Crystal defects are produced at least in a near-surface region of the semiconductor substrate. A thermal process is carried out wherein the oxygen is taken up at the crystal defects. The semiconductor layer is deposited epitaxially over the near-surface region of the semiconductor substrate.
|
1. A semiconductor comprising:
a semiconductor substrate containing oxygen, the semiconductor substrate having first surface and a second surface opposite to the first surface;
protons implanted in at least a near-surface region adjacent to the first surface of the semiconductor substrate;
crystal defects produced by the protons, the crystal defects locally fixing oxygen in the form of oxygen precipitates within the near-surface region of the semiconductor substrate; and
an epitaxial semiconductor layer directly contacting the first surface of the semiconductor substrate,
wherein a concentration of oxygen precipitates is greater within the near-surface region of the semiconductor substrate than within a region of the semiconductor substrate adjacent to the second surface.
8. A semiconductor comprising:
a semiconductor substrate containing oxygen, the semiconductor substrate having a first surface and a second surface opposite to the first surface;
protons implanted in at least a near-surface region adjacent to the first surface of the semiconductor substrate;
crystal defects produced by the protons, the crystal defects locally fixing oxygen in the form of oxygen precipitates within the near-surface region of the semiconductor substrate;
an epitaxial semiconductor layer directly contacting the first surface of the semiconductor substrate; and
a power semiconductor formed in the semiconductor layer and semiconductor substrate,
wherein a concentration of oxygen precipitates is greater within the near-surface region of the semiconductor substrate than within a region of the semiconductor substrate adjacent to the second surface.
2. The semiconductor of
3. The semiconductor of
4. The semiconductor of
5. The semiconductor of
7. The semiconductor of
wherein the penetrated region of the semiconductor substrate ends at most 3 μm before the second surface.
9. The semiconductor of
10. The semiconductor of
11. The semiconductor of
12. The semiconductor of
14. The semiconductor of
wherein the penetrated region of the semiconductor substrate ends at most 3 μm before the second surface.
|
This Utility Patent Application is a continuation application of U.S. application Ser. No. 12/482,101, filed Jun. 10, 2009 and claims priority to German Patent Application No. DE 10 2008 027 521.2 filed on Jun. 10, 2008, which is incorporated herein by reference.
The present invention relates to a semiconductor device including power semiconductor components and method of making a semiconductor device including an epitaxial deposition of a semiconductor layer on a semiconductor substrate.
For some semiconductor components it is necessary to provide semiconductor layers having different properties one above another. Power semiconductor components that require e.g., a lightly doped semiconductor layer (drift zone), on a highly doped semiconductor substrate layer shall be mentioned here as an example of such semiconductor components. Typical representatives of such power semiconductor components are for example diodes, MOSFETs or IGBTs.
When producing semiconductor layers on a semiconductor substrate, there is a need for the electrical properties of the semiconductor layer to be kept as stable as possible. For these and other reasons, there is a need for the present invention.
The accompanying drawings are included to provide a further understanding of embodiments and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments and together with the description serve to explain principles of embodiments. Other embodiments and many of the intended advantages of embodiments will be readily appreciated as they become better understood by reference to the following detailed description. The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts.
In the following Detailed Description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology, such as “top,” “bottom,” “front,” “back,” “leading,” “trailing,” etc., is used with reference to the orientation of the Figure(s) being described. Because components of embodiments can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present invention. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
It is to be understood that the features of the various exemplary embodiments described herein may be combined with each other, unless specifically noted otherwise.
One embodiment provides a method for producing a semiconductor including producing a semiconductor layer on a semiconductor substrate wherein the electrical properties of the semiconductor layer are kept as stable as possible. In one embodiment, the semiconductor is a power semiconductor.
One possibility for realizing such a semiconductor layer construction is the epitaxial deposition of a semiconductor layer on a semiconductor substrate. Epitaxy is understood to mean the growth of monocrystalline layers on a likewise monocrystalline substrate.
One embodiment relates to a method for producing a semiconductor including producing a semiconductor layer on an oxygen-containing semiconductor substrate, wherein crystal defects are produced at least in a near-surface region of the semiconductor substrate, at which crystal defects the oxygen is taken up when a thermal process is carried out, and the semiconductor layer is epitaxially deposited over the near-surface region of the semiconductor substrate after the thermal process.
As a result of the oxygen atoms being taken up by the crystal defects produced, the oxygen is locally fixed. Consequently, the oxygen cannot diffuse into the semiconductor layer in subsequent further thermal processes. Such oxygen atoms diffusing into the semiconductor layer could form thermal donors in the semiconductor layer, which would have the consequence of the electrical properties of the semiconductor layer being influenced. By preventing this diffusion of oxygen atoms into the semiconductor layer, the formation of such thermal donors is also prevented and the electrical properties of the semiconductor layer can be kept stable.
Crystal defects are produced in the semiconductor substrate 10 for example by using high-energy particles. Non-doping particles are typically used as high-energy particles in order not to influence the electrical properties of the semiconductor substrate. Such non-doping particles are, for example, protons, noble gas ions or semiconductor ions, in one embodiment helium ions, neon ions, argon ions, silicon ions, germanium ions or krypton ions. The particles are accelerated to very high velocities, for example, by using an ion accelerator and are subsequently implanted into the semiconductor substrate 10, which is indicated by arrows 11 in
For sufficient crystal defect production by using protons, the radiation dose of the implantation is set for example to 1×1013 cm−2 to 1×1015 cm−2.
After the production of the crystal defects 13 in at least the near-surface region 14 of the semiconductor substrate 10, a thermal process is carried out at the semiconductor substrate 10. During this thermal process, the interstitial oxygen atoms 12 are taken up at the crystal defects 13. The concentration of the free interstitial oxygen atoms 12 in the semiconductor substrate 10 is therefore considerably reduced, which is illustrated schematically in
In one embodiment, provision is made, for example, for heating the semiconductor substrate 10 during the thermal process firstly for a first time duration, which is shorter than 10 hours, to a temperature of between 750° C. and 850° C. and subsequently for a second time duration, which is longer than 10 hours, to a temperature of between 950° C. and 1050° C. In one embodiment, 5 hours can be chosen for the first time duration and 20 hours for the second time duration. One embodiment provides for exposing the semiconductor substrate 10 to an inert atmosphere, an atmosphere that does not promote oxidation, such as e.g., a nitrogen atmosphere, during the thermal process for the oxygen atoms 12 to be taken up by the crystal defects 13. In one embodiment, provision can be made for additionally adding a chlorine-containing compound to this inert atmosphere.
As illustrated schematically in
The temperatures that occur during the growth phase (indicated by thick arrows at the semiconductor layer 15 in
A semiconductor device including a semiconductor layer 15 produced according to the method described above on an oxygen-containing semiconductor substrate 10 is illustrated schematically in a cross-sectional view in
One embodiment provides for the semiconductor layer 15 to be deposited on the first surface 16 of the semiconductor substrate 10. In this case, the semiconductor layer 15 is directly in contact with the near-surface region 14 in which the crystal defects 13 with the oxygen atoms 12 taken up thereby are produced. Consequently, the oxygen atoms 12 bound in these oxygen precipitates cannot diffuse into the semiconductor layer 15.
One embodiment provides for the semiconductor layer 15 to be deposited on the second surface 17. For this purpose, however, it is necessary that the previously produced crystal defects 13 reach at least as far as 3 μm to the second surface 17. This is the longest range of the gettering effect which the oxygen precipitates produced at the crystal defects can exert on the free interstitial oxygen atoms 12. Therefore, it is also necessary for this variant that the region 14 of the semiconductor substrate 10 through which the high-energy particles penetrate ends at most 3 μm before the second surface 17 of the semiconductor substrate 10. In other words, the “end-of-range” T should be a maximum of 3 μm away from the second surface 17. Only then is it ensured that all the free interstitial oxygen atoms 12 can be taken up by crystal defects before or during the production of the semiconductor layer 15.
One embodiment provides for the semiconductor substrate 10 to be exposed to a further thermal process prior to the irradiation with high-energy particles. In one embodiment, the semiconductor substrate 10 is heated to a temperature of greater than 1050° C. and exposed to an inert atmosphere, for example. One exemplary embodiment provides a nitrogen-containing atmosphere for this purpose. This thermal process is intended to bring about an outdiffusion of the free interstitial oxygen atoms 12 from the near-surface regions of the semiconductor substrate in order thus already to free the near-surface regions of the semiconductor substrate 10 of free interstitial oxygen atoms 12. One embodiment provides for the “end-of-range” to end in the middle of the semiconductor substrate 10 and for the semiconductor substrate to be thinned at the second surface 17 until the second surface is a maximum of 3 μm away from the “end-of-range”. Another embodiment provides for the implantation energy of the high-energy particles to be chosen in such a way that the “end-of-range” is automatically already a maximum of 3 μm away from the second surface 17. An additional thinning of the semiconductor substrate is therefore unnecessary.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.
Timme, Hans-Joerg, Strack, Helmut, Schulze, Hans-Joachim, Winkler, Rainer
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4851358, | Feb 11 1988 | DNS Electronic Materials, Inc.; DNS ELECTRONIC MATERIALS, INC , A DE CORP | Semiconductor wafer fabrication with improved control of internal gettering sites using rapid thermal annealing |
5994761, | Feb 26 1997 | MEMC Electronic Materials SpA | Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process therefor |
6022793, | Oct 21 1997 | SEH America, Inc. | Silicon and oxygen ion co-implantation for metallic gettering in epitaxial wafers |
6140213, | Mar 30 1993 | Sony Corporation | Semiconductor wafer and method of manufacturing same |
6325848, | Nov 11 1997 | NEC Electronics Corporation | Method of making a silicon substrate with controlled impurity concentration |
6339011, | Mar 05 2001 | Micron Technology, Inc. | Method of forming semiconductive active area having a proximity gettering region therein and method of processing a monocrystalline silicon substrate to have a proximity gettering region |
6346460, | Mar 30 1999 | SEH-America; SEH-AMERICA, INC | Low cost silicon substrate with impurity gettering and latch up protection and method of manufacture |
6569749, | Oct 21 1997 | SEH America, Inc. | Silicon and oxygen ion co-implanation for metallic gettering in epitaxial wafers |
7135351, | Apr 11 2001 | GLOBALWAFERS CO , LTD | Method for controlling of thermal donor formation in high resistivity CZ silicon |
7473587, | May 30 2003 | GLOBALFOUNDRIES Inc | High-quality SGOI by oxidation near the alloy melting temperature |
20060043470, | |||
20060199353, | |||
20060281263, | |||
20070216042, | |||
20080044669, | |||
20080251879, | |||
20080315364, | |||
20090004458, | |||
20090051013, | |||
20090102024, | |||
20090252974, | |||
DE102006002903, | |||
DE69736900, | |||
EP948037, | |||
WO9921222, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 05 2013 | Infineon Technologies Austria AG | (assignment on the face of the patent) | / | |||
Nov 19 2013 | SCHULZE, HANS-JOACHIM | Infineon Technologies Austria AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031749 | /0902 | |
Nov 19 2013 | STRACK, HELMUT | Infineon Technologies Austria AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031749 | /0902 | |
Nov 19 2013 | TIMME, HANS-JOERG | Infineon Technologies Austria AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031749 | /0902 | |
Nov 28 2013 | WINKLER, RAINER | Infineon Technologies Austria AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031749 | /0902 |
Date | Maintenance Fee Events |
Apr 03 2015 | ASPN: Payor Number Assigned. |
Jun 19 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 22 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 30 2017 | 4 years fee payment window open |
Jun 30 2018 | 6 months grace period start (w surcharge) |
Dec 30 2018 | patent expiry (for year 4) |
Dec 30 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 30 2021 | 8 years fee payment window open |
Jun 30 2022 | 6 months grace period start (w surcharge) |
Dec 30 2022 | patent expiry (for year 8) |
Dec 30 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 30 2025 | 12 years fee payment window open |
Jun 30 2026 | 6 months grace period start (w surcharge) |
Dec 30 2026 | patent expiry (for year 12) |
Dec 30 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |