A fin-FET or other multi-gate transistor is disclosed. The transistor comprises a semiconductor substrate having a first lattice constant, and a semiconductor fin extending from the semiconductor substrate. The fin has a second lattice constant, different from the first lattice constant, and a top surface and two opposed side surfaces. The transistor also includes a gate dielectric covering at least a portion of said top surface and said two opposed side surfaces, and a gate electrode covering at least a portion of said gate dielectric. The resulting channel has a strain induced therein by the lattice mismatch between the fin and the substrate. This strain can be tuned by selection of the respective materials.
|
18. A device comprising:
a silicon containing substrate having a first lattice constant and having a top surface;
a member protruding from the top surface of said substrate and having a second lattice constant, greater than the first lattice constant, the member being body-tied to the silicon containing substrate, wherein the differences in the first and second lattice constants create a bi-axial compressive strain in the member at an interface between the top surface of said substrate and a bottom surface of the member;
an insulating material formed atop said top surface of said member; and
a conducting material formed atop said insulating material.
1. A transistor comprising:
a semiconductor substrate having a first lattice constant;
a semiconductor fin extending from a top surface of the semiconductor substrate, the semiconductor fin forming a body-tied fin-FET with the semiconductor substrate and having a second lattice constant, the second lattice constant being different from the first lattice constant, the fin having a bottom surface disposed on the top surface of the semiconductor substrate, an opposite top surface and two opposed side surfaces, wherein the difference in lattice constants creates a bi-axial compressive strain in the semiconductor fin at an interface between the top surface of the semiconductor substrate and the bottom surface of the fin;
a gate dielectric covering at least a portion of said top surface and said two opposed side surfaces; and
a gate electrode covering at least a portion of said gate dielectric.
8. An integrated circuit comprising:
a semiconductor substrate having a top surface with a first lattice constant;
an insulating film disposed on a first portion of said top surface of said semiconductor substrate;
a plurality of islands extending from a second portion of said top surface of said semiconductor substrate, said islands having a second lattice constant that is different from said first lattice constant, said islands further extending above a top surface of said insulating film, wherein each of said islands has a bi-axial compressive strain created at an interface between the top surface of said semiconductor substrate and a bottom surface of said islands; and
at least one multi-gate device including:
a gate dielectric disposed on a portion of said top surface of the plurality of islands of at least one of said plurality of islands; and
a gate electrode overlying said gate dielectric;
wherein the at least one of the plurality of islands forms a body-tied fin-FET with the semiconductor substrate.
2. The transistor of
a first doped region in said semiconductor fin adjacent a first side of said gate electrode; and
a second doped region in said semiconductor fin adjacent a second side of said gate electrode.
3. The transistor of
a first semiconductor material;
a buffer layer on the first semiconductor material; and
a second semiconductor material on the buffer layer.
4. The transistor of
5. The transistor of
9. The integrated circuit of
a first material;
a buffer layer overlying the first material; and
a semiconductor layer overlying said buffer layer and having said first lattice constant.
10. The integrated circuit of
11. The integrated circuit of
12. The integrated circuit of
a first doped region in at least one of said plurality of islands; and
a second doped region in at least one of said plurality of islands, wherein a channel region is defined between said first doped region and said second doped region and wherein said gate electrode overlies at least part of said channel region.
13. The integrated circuit of
14. The integrated circuit of
a first doped region formed at least partially in said semiconductor substrate;
a second doped region formed at least partially in said semiconductor substrate;
a planar transistor gate dielectric formed on said top surface of said semiconductor substrate; and
a planar transistor gate electrode formed on said planar transistor gate dielectric.
15. The integrated circuit of
17. The integrated circuit of
a region having a second lattice constant formed in said semiconductor substrate, the second lattice constant being different from the first lattice constant;
a second plurality of islands extending from said top surface of said region, said second plurality of islands having a third lattice constant that is different from said second lattice constant, said second plurality of islands further extending above a top surface of said insulating film;
a second multi-gate device including:
a second gate dielectric overlying a portion of at least one of said second plurality of islands; and
a second gate electrode overlying said second gate dielectric.
19. The device of
a doped region laterally aligned with said member and extending at least partly into said top surface of said substrate.
20. The device of
|
The present invention relates generally to multi-gate transistor structures and more specifically to a multi-gate transistor having a strained channel region.
Multi-gate structures are known in the art and are increasingly employed because of the advantageous features of scalability, drive current improvement, and switching speed, among others. Double gate transistors, triple gate transistors, omega transistors, and fin-FET transistors are among the multi-gate structures that have been proposed and that are finding increased acceptance.
Typically, multi-gate structures are formed on a so-called silicon on insulator (SOI) substrate. This is because multi-gate transistors are generally formed on mesa or island structures. These mesas or islands are preferably highly electrically isolated to prevent noise and cross talk, and the SOI substrate readily lends itself to this process.
Recently, a so-called body-tied multi-gate structure has been proposed by Park et al., Fabrication of Body-Tied FinFETs (Omega MOSFETs) Using Bulk Si Wafers, 2003 Symposium on VLSI Technology Digest of Technical Papers, which article is incorporated herein by reference. Park et al. describe a multi-gate structure that is formed on a bulk silicon wafer. Advantageously, bulk wafer processing provides cost savings over the more expensive SOI wafers. Additionally, tying the transistor body to the bulk substrate also provides improved thermal dissipation and improved grounding and, hence, improved noise reduction.
While the prior art devices show improvement over planar transistors, further improvement in device performance is still needed. One such improvement is described herein.
In one aspect, the present invention provides for a fin-FET transistor. The transistor comprises a semiconductor substrate having a first lattice constant, and a semiconductor fin extending from the semiconductor substrate. The fin has a second lattice constant, different from the first lattice constant, and a top surface and two opposed side surfaces. The transistor also includes a gate dielectric covering at least a portion of said top surface and said two opposed side surfaces, and a gate electrode covering at least a portion of said gate dielectric.
In another aspect, the present invention provides for an integrated circuit. The integrated circuit includes a semiconductor substrate having a top surface with a first lattice constant, and an insulating film on said top surface of said semiconductor substrate. A plurality of islands extends from said top surface of the semiconductor substrate. The islands have a second lattice constant that is different from the first lattice constant, the islands further extend above a top surface of the insulating film. The integrated circuit also includes at least multi-gate FET device. The multi-gate device includes a gate dielectric overlying a portion of at least one of the plurality of islands, and gate electrode overlying the gate dielectric.
In yet another aspect, the present invention provides for a method of manufacturing a transistor. The method provides a substrate having a top surface, the top surface having a first lattice constant, and forming an insulating layer over the top surface. The method further provides forming an opening in the insulating layer to expose a portion of the top surface, and epitaxially growing an extension on the top surface in the opening. The extension has a second lattice constant that is different from the first lattice constant. The method further provides forming a doped region in the extension, forming a gate dielectric over at least a portion of extension, and forming a gate electrode over the gate dielectric.
An advantageous feature of the invention is the ability to tune the strain in the channel of the multi-gate transistor, by stress arising from the interface between the underlying substrate and islands extending therefrom.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the preferred embodiments and are not necessarily drawn to scale. In fact, certain features of the illustrations are exaggerated in relative size in order to more clearly illustrate those and other features. To more clearly illustrate certain embodiments, a letter indicating variations of the same structure, material, or process step may follow a reference number.
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Oxide layer 4 is preferably formed by chemical vapor deposition (CVD), thermal oxidation, or other conventional oxide deposition techniques. Oxide layer 4 is preferably at least 50 Å thick and more preferably between about 100 Å and about 300 Å in thickness.
Nitride layer 6 may be formed by conventional deposition techniques, such as CVD, plasma enhanced chemical vapor deposition (PECVD), and the like. In the illustrative embodiment, it is desirable that the combined thickness of oxide 4 and nitride 6 ranges between about 500 Å and about 1,000 Å, depending upon the desired height of the subsequently formed fin, as will be discussed below. In the illustrative embodiments in which oxide 4 ranges from about 100 to 300 Å, nitride 6 will range from about 200 to 400 Å (for a 500 Å fin) and from about 700 to 900 Å (for a 1,000 Å fin).
As shown in
Silicon germanium (SiGe) is next epitaxially grown on the exposed surface of substrate 2, filling trench 8, as shown in
A crystal lattice mismatch occurs at the interface between SiGe fin 10 and substrate 2. This lattice mismatch causes stress and applies a strain on fin 10. The lattice mismatch also causes strain in substrate 2, but that strain is not significant for the purposes of the illustrative embodiments of the present invention. As is known in the art, stress improves charge carrier mobility in a crystalline semiconductor device. More particularly, the lattice mismatch between substrate 2 and SiGe fin 10 results in bi-axial compressive strain in SiGe fin 10. Compressive strain improves hole mobility in p-type devices. This ability to engineer strain in the thin fin provides a significant advantageous feature over the prior art.
Continuing to
As shown in
As illustrated in
Finally, as shown in
In an alternative embodiment, gate dielectric 14 can be formed of a high dielectric constant (high k) material rather than SiO2. Materials such as HfO2, HfSiO can be employed, as can metal oxides and/or metal silicates of e.g., hafnium, aluminum, zirconium, lanthalum, and the like.
Likewise, in an alternative embodiment, and particularly when a high-k dielectric material is used, gate electrode 16 could be formed of metal, in lieu of polysilicon. One exemplary metal material is TaC, although other materials, including metals (Ta, Ti, Ru, Mo, etc.), metal alloys, metal nitrides (TaN, TiN, Mo2N, etc.), metal carbides (TaC, etc.), and conducting metal oxides (RuO2, etc.) and the like, could also be employed for the gate electrode.
In the illustrative embodiments, buffer layer 3 is thick enough so that dislocations 7 arising at the buffer 3/SiGe layer 5 interface do not propagate completely through the layer. In the illustrative embodiments, buffer layer 3 has a thickness ranging from about 5,000 Å to about 10,000 Å. Relaxed SiGe layer 5 preferably has a thickness ranging from about 2,000 Å to about 3 000 Å. The resulting structure, as illustrated in
As shown in
Continuing on to
As illustrated in
Finally, and as shown in
Yet another illustrative embodiment is illustrated in
As shown in
Continuing on to
Employing the materials and processes described above, it is envisioned that localized strain in the range of up to 500 MPa to 1,000 MPa is achievable. As a potential design constraint, however, it should be recognized that the strain imposed on fin 10, 20 is greatest at the interface with underlying layer 2, 5, or 11. The further from the interface, the lesser the imposed strain. The phenomenon is illustrated schematically in
Various other combinations of materials can be employed in forming the substrate and fin. Depending upon the desired strain in the fin, one can employ a substrate/fin combination of Si/SiGe, SiGe/Si, SiC/Si, Si/SiC, or other combinations. The combinations are not limited to the above-described materials. In fact, any Group III, Group IV, or Group V element that can be introduced into the silicon lattice and change the lattice constant could be employed. Design constraints such as cost, ease of manufacturing, potential contamination concerns, and the like, are the only limitations.
In the illustrated embodiments, only a single fin 10, 20 is shown. One skilled in the art will recognize that millions of fins are likely to be formed on a single wafer and, in fact, in a single integrated circuit. As was discussed above, certain fin/substrate combinations produce compressive strain and, hence, are particularly advantageous for improving carrier mobility in p-type devices, whereas other fin/substrate combinations produce tensile strain in the fin and, hence, are particularly advantageous to improve carrier mobility in n-type devices. It may be advantageous, therefore, to employ different fin structures in a single integrated circuit for the different transistor types (n-type, p-type), particularly when employing so-called CMOS technology.
One approach to accommodating CMOS devices is shown in
Also shown in
The device is then exposed to an oxidizing environment to convert silicon cap layers 12a, 12b to gate oxides 14a, 14b, respectively, as shown in
Yet another approach to CMOS integration of a strained-fin p-type fin-FET and a strained-fin n-type fin-FET is shown in
Through appropriate masking and epitaxial growth steps, fins of varying composition can be grown in the respective trenches 8. For instance, as shown in
For completeness,
In yet another illustrative embodiment, a single integrated circuit employs both body-tied, strained-fin fin-FET devices and planar transistors. As illustrated in
Advantageous embodiments of the invention include a method of manufacturing a transistor. The method includes providing a substrate having a top surface, the top surface having a first lattice constant, forming an insulating layer over said top surface, forming an opening in said insulating layer to expose a portion of said top surface, and epitaxially growing an extension on said top surface in said opening, the extension having a second lattice constant that is different from said first lattice constant. The method further includes forming a doped region in said extension, forming a gate dielectric over at least a portion of said extension, and forming a gate electrode over said gate dielectric. In some embodiments, providing a substrate includes providing a wafer; forming a buffer layer on said wafer, and forming a semiconductor layer on said buffer layer, the semiconductor layer having said first lattice constant. Forming an insulating layer could include forming an oxide layer on said top surface and forming a nitride layer on the oxide layer. Forming a doped region in the extension could include ion implanting impurities to form a first source/drain region and a second source/drain region. Forming a gate dielectric could include oxidizing a portion of said extension. In some embodiments, forming a gate dielectric includes forming a semiconductor layer on a portion of said extension, and oxidizing said semiconductor layer on a portion of said extension.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Huang, Tiao-Yuan, Lin, Horng-Chih, Lin, Hong-Nien
Patent | Priority | Assignee | Title |
10756217, | Feb 15 2018 | Micron Technology, Inc. | Access devices formed with conductive contacts |
11393928, | Feb 15 2018 | Micron Technology, Inc. | Access devices formed with conductive contacts |
Patent | Priority | Assignee | Title |
6413802, | Oct 23 2000 | The Regents of the University of California | Finfet transistor structures having a double gate channel extending vertically from a substrate and methods of manufacture |
6475869, | Feb 26 2001 | GLOBALFOUNDRIES U S INC | Method of forming a double gate transistor having an epitaxial silicon/germanium channel region |
6706571, | Oct 22 2002 | GLOBALFOUNDRIES U S INC | Method for forming multiple structures in a semiconductor device |
6858478, | Aug 23 2002 | Intel Corporation | Tri-gate devices and methods of fabrication |
7190050, | Jul 01 2005 | SYNOPSYS INC | Integrated circuit on corrugated substrate |
7247887, | Jul 01 2005 | SYNOPSYS INC | Segmented channel MOS transistor |
7265008, | Jul 01 2005 | Synopsys, Inc | Method of IC production using corrugated substrate |
7508031, | Jul 01 2005 | Synopsys, Inc. | Enhanced segmented channel MOS transistor with narrowed base regions |
7528465, | Jul 01 2005 | Synopsys, Inc. | Integrated circuit on corrugated substrate |
7605449, | Jul 01 2005 | Synopsys, Inc. | Enhanced segmented channel MOS transistor with high-permittivity dielectric isolation material |
20030034529, | |||
20030178681, | |||
20050017240, | |||
20050153490, | |||
20050158934, | |||
20050224875, | |||
20070090416, | |||
20070120156, | |||
20070122953, | |||
20070122954, | |||
20070128782, | |||
20070132053, | |||
20080265280, | |||
20080290470, | |||
20080296632, | |||
20090181477, | |||
CN1630094, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 01 2006 | LIN HONG-NIEN | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018164 | /0293 | |
Jun 06 2006 | LIN, HORNG-CHIH | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018164 | /0293 | |
Jun 06 2006 | HUANG, TIAO-YUAN | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018164 | /0293 | |
Jul 10 2006 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 19 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 20 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 03 2018 | 4 years fee payment window open |
Aug 03 2018 | 6 months grace period start (w surcharge) |
Feb 03 2019 | patent expiry (for year 4) |
Feb 03 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 03 2022 | 8 years fee payment window open |
Aug 03 2022 | 6 months grace period start (w surcharge) |
Feb 03 2023 | patent expiry (for year 8) |
Feb 03 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 03 2026 | 12 years fee payment window open |
Aug 03 2026 | 6 months grace period start (w surcharge) |
Feb 03 2027 | patent expiry (for year 12) |
Feb 03 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |