A fin field-Effect Transistor (finfet) includes a semiconductor layer over a substrate, wherein the semiconductor layer forms a channel of the finfet. A first silicon germanium oxide layer is over the substrate, wherein the first silicon germanium oxide layer has a first germanium percentage. A second silicon germanium oxide layer is over the first silicon germanium oxide layer. The second silicon germanium oxide layer has a second germanium percentage greater than the first germanium percentage. A gate dielectric is on sidewalls and a top surface of the semiconductor layer. A gate electrode is over the gate dielectric.
|
15. A device comprising:
a substrate;
a first silicon germanium oxide layer over the substrate;
a second silicon germanium oxide layer over the first silicon germanium oxide layer, with opposite edges of the second silicon germanium oxide layer recessed from respective edges of the first silicon germanium oxide layer; and
a silicon layer over the second silicon germanium oxide layer.
1. A device comprising:
a substrate; and
a fin field-Effect Transistor (finfet) comprising:
a semiconductor layer over the substrate, wherein the semiconductor layer forms a channel of the finfet;
a first silicon germanium oxide layer over the substrate, wherein the first silicon germanium oxide layer has a first germanium percentage;
a second silicon germanium oxide layer over the first silicon germanium oxide layer, wherein the second silicon germanium oxide layer has a second germanium percentage greater than the first germanium percentage;
a gate dielectric on sidewalls and a top surface of the semiconductor layer; and
a gate electrode over the gate dielectric.
8. A device comprising:
a substrate; and
a fin field-Effect Transistor (finfet) comprising:
a first silicon germanium oxide layer over the substrate, wherein the first silicon germanium oxide layer has a first germanium percentage, and wherein the first silicon germanium oxide layer has a first width;
a second silicon germanium oxide layer over the first silicon germanium oxide layer, wherein the second silicon germanium oxide layer has a second germanium percentage greater than the first germanium percentage, and wherein the second silicon germanium oxide layer has a second width smaller than the first width, with the first width and the second width being measured in a channel width direction of the finfet;
a silicon layer over the second silicon germanium oxide layer, wherein the silicon layer forms a channel of the finfet;
a gate dielectric on sidewalls and a top surface of the silicon layer; and
a gate electrode over the gate dielectric.
2. The device of
3. The device of
4. The device of
5. The device of
6. The device of
7. The device of
9. The device of
10. The device of
a first portion over top surfaces of the STI regions; and
a second portion between opposite portions of the STI regions and lower than the top surfaces of the STI regions.
11. The device of
12. The device of
13. The device of
16. The device of
17. The device of
18. The device of
19. The device of
a lower portion having a top surface substantially level with a top surface of the insulation region; and
an upper portion narrower than the lower portion.
20. The device of
a gate dielectric on sidewalls and a top surface of the silicon layer; and
a gate electrode over the gate dielectric.
|
The reduction in the size and the inherent features of semiconductor devices (e.g., a Metal-Oxide-Semiconductor (MOS) device) has enabled continued improvement in speed, performance, density, and cost per unit function of integrated circuits over the past few decades.
To enhance the performance of MOS device, stress may be introduced into the channel region of a MOS transistor to improve carrier mobility. Generally, it is desirable to induce a tensile stress in the channel region of an N-type Metal-Oxide-Semiconductor (NMOS) device in a source-to-drain direction, and to induce a compressive stress in the channel region of a P-type Metal-Oxide-Semiconductor (PMOS) device in a source-to-drain direction.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
FIGS. 3A through 3C-2 illustrate cross-sectional views of intermediate stages in the manufacturing of a FinFET in accordance with yet alternative exemplary embodiments;
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
Fin Field-Effect Transistors (FinFETs) and methods of forming the same are provided in accordance with various exemplary embodiments. The intermediate stages of forming the FinFETs in accordance with some embodiments are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Silicon germanium (SiGe) layer 22 is formed over substrate 20 through epitaxy. Accordingly, SiGe layer 22 forms a crystalline layer. In some embodiments, the germanium percentage (atomic percentage) of SiGe layer 22 is between about 10 percent and about 50 percent. It is appreciated, however, that the values recited throughout the description are merely examples, and may be changed to different values.
In accordance with some embodiments, SiGe layer 22 is a gradient layer including at least a lower layer (portion) 22A having a first germanium percentage, and an upper layer (portion) 22B having a second germanium percentage higher than the first germanium percentage. In some embodiments, the first germanium percentage of SiGe layer 22A is between about 10 percent and about 30 percent, and the second germanium percentage of SiGe layer 22B is between about 30 percent and about 60 percent. Furthermore, a difference between the second germanium percentage and the first germanium percentage may be greater than about 10 percent, 20 percent, 50 percent, or higher.
Furthermore, as shown in the third graph of
In addition, as shown in the fourth graph of
Referring again to
Referring to
Next, as shown in
Referring to
Next, dummy gate 32 is removed in an etching step, so that recess 38 is formed in ILD 36, as shown in
The subsequently illustrated
Referring to
Gate electrode 44 may include Ti, Ta, W, Mo, Ru, Pt, Co, Ni, Pd, Al, or alloys thereof or compound metals such as TiN, TaC, or TaN. FinFET 46 is thus formed, which includes the channels in silicon layer 24, gate dielectric 42, gate electrode 44, and source/drain regions 34 (
In
The initial steps of these embodiments are essentially the same as shown in
As a result of the etching, gap 48 is formed to separate silicon layer 24 from SiGe layer 22A. The suspended silicon layer 24 is actually supported by source/drain regions 34 (
Next, referring to
FIGS. 3A through 3C-2 illustrate the formation of a FinFET in accordance with yet alternative embodiments. These embodiments are similar to the embodiments in
After the oxidation, an anneal is performed. The anneal is performed at an elevated temperature in an oxygen-free environment. In some embodiments, the anneal is performed at a temperature between about 450° C. and about 1,100° C. Silicon germanium oxide may have a softening temperature higher than 450° C. The softening temperature of a region is the temperature that when the respective region is annealed at this temperature, the silicon germanium oxide region starts to be softened, and partially liquidized. If the region is annealed at temperatures below the respective softening temperature, the region is not softened. Germanium oxide has a softening temperature higher than about 450° C., silicon oxide has a softening temperature higher than 1,100° C., and silicon germanium oxide has a softening temperature between about 450° C. and about 1,100° C. The silicon germanium oxides with higher germanium percentages have lower softening temperatures than the silicon germanium oxide with lower germanium percentages. Therefore, by selecting anneal temperature to be between about 450° C. and about 1,100° C., SiGeOx region 40 is softened. In addition, the anneal temperature is selected so that the softening of SiGeOx region 40B is significantly greater than that of SiGeOx region 40A. It is realized that the softening temperature of silicon germanium oxide is related to the germanium percentage, as shown in
TABLE 1
Germanium Percentage
Softening temperature
0 percent to 20 percent
1,000° C. ~ 1,100° C.
20 percent to 40 percent
800° C. ~ 1,000° C.
40 percent to 60 percent
700° C. ~ 800° C.
60 percent to 80 percent
500° C. ~ 700° C.
80 percent to 100 percent
450° C. ~ 500° C.
The anneal step may be performed for a period of time between about 10 seconds and about 30 minutes. As a result of the anneal, since SiGeOx region 40B is softened, the vertical strain for pushing silicon layer 24 up is absorbed, while the lateral strain is not significantly affected.
In the embodiments of the present disclosure, by forming a gradient SiGe layer, and performing thinning, annealing, or the like on the SiGe layer or the respective silicon germanium oxide regions, the vertical strain may be significantly reduced. Simulation results revealed that by using the embodiments, the undesirable vertical strain may be reduced from 5E9 Pa to about 2E9 Pa, and to as low as 0.5E9 Pa in some embodiments. In the meantime, the desirable horizontal strain may remain substantially unchanged.
In accordance with some embodiments, a FinFET includes a semiconductor layer over a substrate, wherein the semiconductor layer forms a channel of the FinFET. A first silicon germanium oxide layer is over the substrate, wherein the first silicon germanium oxide layer has a first germanium percentage. A second silicon germanium oxide layer is over the first silicon germanium oxide layer. The second silicon germanium oxide layer has a second germanium percentage greater than the first germanium percentage. A gate dielectric is on sidewalls and a top surface of the semiconductor layer. A gate electrode is over the gate dielectric.
In accordance with other embodiments, a device includes a FinFET, which includes a first silicon germanium oxide layer over a substrate. The first silicon germanium oxide layer has a first germanium percentage, wherein the first silicon germanium oxide layer has a first width. A second silicon germanium oxide layer is over the first silicon germanium oxide layer, wherein the second silicon germanium oxide layer has a second germanium percentage greater than the first germanium percentage. The second silicon germanium oxide layer has a second width smaller than the first width, with the first width and the second width being measured in a channel width direction of the FinFET. A silicon layer is over the second silicon germanium oxide layer, wherein the silicon layer forms a channel of the FinFET. A gate dielectric is on sidewalls and a top surface of the semiconductor layer. A gate electrode is over the gate dielectric.
In accordance with yet other embodiments, a method includes performing a first epitaxy to form a first silicon germanium layer over a substrate, performing a second epitaxy to form a second silicon germanium layer over the first silicon germanium layer, and performing a third epitaxy to form a silicon layer substantially free from germanium over the second silicon germanium layer. The first silicon germanium layer is oxidized to form a first silicon germanium oxide layer. A gate dielectric is formed on a top surface and sidewalls of the silicon layer, wherein the gate dielectric extends on sidewalls of the first silicon germanium oxide layer. A gate electrode is formed over the gate dielectric.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
Wu, Zhiqiang, Wang, Chih-Hao, Colinge, Jean-Pierre, Diaz, Carlos H., Ching, Kuo-Cheng, Chang, Gwan Sin
Patent | Priority | Assignee | Title |
10014393, | Jun 08 2016 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the same |
10079233, | Sep 28 2016 | International Business Machines Corporation | Semiconductor device and method of forming the semiconductor device |
10269968, | Jun 03 2015 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Semiconductor device including fin structures and manufacturing method thereof |
10361301, | Mar 31 2016 | International Business Machines Corporation | Fabrication of vertical fin transistor with multiple threshold voltages |
10431584, | Sep 04 2015 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
10541239, | Sep 28 2016 | International Business Machines Corporation | Semiconductor device and method of forming the semiconductor device |
10586867, | May 05 2015 | International Business Machines Corporation | Strained FinFET source drain isloation |
10714601, | Aug 07 2017 | Commissariat a l'Energie Atomique et aux Energies Alternatives | Fabrication of a transistor with a channel structure and semimetal source and drain regions |
10991823, | Mar 31 2016 | International Business Machines Corporation | Fabrication of vertical fin transistor with multiple threshold voltages |
11018254, | Mar 31 2016 | International Business Machines Corporation | Fabrication of vertical fin transistor with multiple threshold voltages |
11043587, | Mar 31 2016 | International Business Machines Corporation | Fabrication of vertical fin transistor with multiple threshold voltages |
11069809, | May 20 2016 | GLOBALFOUNDRIES U S INC | Soi FinFET fins with recessed fins and epitaxy in source drain region |
11133306, | Sep 04 2015 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
11842998, | Sep 28 2016 | International Business Machines Corporation | Semiconductor device and method of forming the semiconductor device |
9379182, | Feb 03 2015 | United Microelectronics Corp. | Method for forming nanowire and semiconductor device formed with the nanowire |
9391077, | Feb 10 2014 | International Business Machines Corporation | SiGe and Si FinFET structures and methods for making the same |
9455336, | Feb 10 2014 | International Business Machines Corporation | SiGe and Si FinFET structures and methods for making the same |
9564369, | Oct 21 2015 | Samsung Electronics Co., Ltd. | Methods of manufacturing semiconductor devices including device isolation processes |
9653549, | Feb 03 2015 | United Microelectronics Corp. | Semiconductor device formed with nanowire |
9748365, | Feb 10 2014 | International Business Machines Corporation | SiGe and Si FinFET structures and methods for making the same |
9871038, | Sep 04 2015 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
9905692, | May 20 2016 | GLOBALFOUNDRIES U S INC | SOI FinFET fins with recessed fins and epitaxy in source drain region |
9954107, | May 05 2015 | International Business Machines Corporation | Strained FinFET source drain isolation |
Patent | Priority | Assignee | Title |
6359311, | Jan 17 2001 | Taiwan Semiconductor Manufacturing Co., Ltd. | Quasi-surrounding gate and a method of fabricating a silicon-on-insulator semiconductor device with the same |
7109516, | Jun 07 2002 | Taiwan Semiconductor Manufacturing Company, Ltd | Strained-semiconductor-on-insulator finFET device structures |
20060189043, | |||
20100059807, | |||
20130270652, | |||
20140054724, | |||
20140175561, | |||
20140183643, | |||
DE102013103057, | |||
DE112006000241, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 21 2013 | COLINGE, JEAN-PIERRE | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030639 | /0028 | |
May 21 2013 | CHING, KUO-CHENG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030639 | /0028 | |
May 21 2013 | WU, ZHIQIANG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030639 | /0028 | |
May 22 2013 | CHANG, GWAN SIN | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030639 | /0028 | |
May 23 2013 | WANG, CHIH-HAO | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030639 | /0028 | |
May 27 2013 | DIAZ, CARLOS H | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030639 | /0028 | |
May 30 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 27 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 28 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 14 2018 | 4 years fee payment window open |
Oct 14 2018 | 6 months grace period start (w surcharge) |
Apr 14 2019 | patent expiry (for year 4) |
Apr 14 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 14 2022 | 8 years fee payment window open |
Oct 14 2022 | 6 months grace period start (w surcharge) |
Apr 14 2023 | patent expiry (for year 8) |
Apr 14 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 14 2026 | 12 years fee payment window open |
Oct 14 2026 | 6 months grace period start (w surcharge) |
Apr 14 2027 | patent expiry (for year 12) |
Apr 14 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |