An anti-fuse circuit in which anti-fuse program data may be monitored outside of the anti-fuse circuit and a semiconductor device including the anti-fuse circuit are disclosed. The anti-fuse circuit includes an anti-fuse array, a data storage circuit, and a first selecting circuit. The anti-fuse array includes one or more anti-fuse blocks including a first anti-fuse block having a plurality of anti-fuse cells and the anti-fuse array is configured to store anti-fuse program data. The data storage circuit is configured to receive and store the anti-fuse program data from the anti-fuse array through one or more data buses. The first selecting circuit is configured to output anti-fuse program data of a selected anti-fuse block of the one or more anti-fuse blocks in response to a first selection signal.
|
15. A method of reading anti-fuse program data of a semiconductor device including an anti-fuse array, the method comprising:
transmitting anti-fuse program data from one or more anti-fuse blocks of the anti-fuse array to a data storage circuit through one or more data buses;
storing the anti-fuse program data into the data storage circuit;
selecting anti-fuse program data of one of the anti-fuse blocks; and
outputting the selected anti-fuse program data at an output pad in response to a selecting signal,
wherein outputting the selected anti-fuse program data at the output pad occurs while the selected anti-fuse program data is being transmitted to the data storage circuit.
1. An anti-fuse circuit, comprising:
an anti-fuse array including one or more anti-fuse blocks including a first anti-fuse block having a plurality of anti-fuse cells, the anti-fuse array configured to store anti-fuse program data;
a data storage circuit configured to receive and store the anti-fuse program data from the anti-fuse array through one or more data buses; and
a first selecting circuit configured to output anti-fuse program data of a selected anti-fuse block of the one or more anti-fuse blocks in response to a first selection signal,
wherein the anti-fuse program data is configured to be monitored outside of the anti-fuse circuit while the anti-fuse program data is transmitted from the anti-fuse array to the data storage circuit.
13. A semiconductor memory device, comprising:
a memory cell array having a normal memory cell array connected to word lines and column selecting lines, and a spare memory cell array connected to spare word lines and spare column selecting lines;
an anti-fuse array including one or more anti-fuse blocks each having a plurality of anti-fuse cells, the anti-fuse array configured to store anti-fuse program data;
a selecting circuit configured to select anti-fuse program data of an anti-fuse block of the one or more anti-fuse blocks, and to output the selected anti-fuse program data at an output pad of the semiconductor memory device in response to a first selection signal generated based on a test mode command, when the anti-fuse program data is read from each of anti-fuse blocks through data buses;
a column decoder configured to decode column address signals to generate column selection signals, and to provide the column selection signals to the column selecting lines; and
a spare column decoder configured to decode the column address signals to generate spare column selection signals based on the anti-fuse program data, and to provide the spare column selection signals to the spare column selecting lines when a defect is generated in at least one column selecting line of the column selecting lines; and
a data storage circuit configured to receive and store the anti-fuse program data from the anti-fuse array through one or more data buses,
wherein the selected anti-fuse program data is output at the output pad while the anti-fuse program data is being transmitted to the data storage circuit.
2. The anti-fuse circuit according to
3. The anti-fuse circuit according to
4. The anti-fuse circuit according to
5. The anti-fuse circuit according to
6. The anti-fuse circuit according to
7. The anti-fuse circuit according to
8. The anti-fuse circuit according to
9. The anti-fuse circuit according to
10. The anti-fuse circuit according to
11. The anti-fuse circuit according to
a second selecting circuit configured to select one of at least one characteristics test data and the selected anti-fuse program data in response to a second selection signal.
12. The anti-fuse circuit according to
14. The semiconductor memory device according to
16. The method according to
17. The method according to
18. The method according to
|
This application claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2012-0046419 filed on May 2, 2012 the entire contents of which are incorporated herein by reference in their entirety.
Various example embodiments relate to a semiconductor device, and particularly, to an anti-fuse circuit in which anti-fuse cell data can be monitored, and a semiconductor device including the anti-fuse circuit.
A fuse or an anti-fuse may be used for a semiconductor device, particularly, a semiconductor memory device. A fuse may be a device that is turned off when desired conditions are satisfied, while an anti-fuse may be a device that is turned on when desired conditions are satisfied. The fuse or anti-fuse may be used to select an operation mode of a semiconductor device, or enable a redundancy array when a defective cell is included in a memory cell array.
According to one embodiment, there is provided an anti-fuse circuit. The anti-fuse circuit includes an anti-fuse array, a data storage circuit, and a first selecting circuit. The anti-fuse array includes one or more anti-fuse blocks including a first anti-fuse block having a plurality of anti-fuse cells and the anti-fuse array is configured to store anti-fuse program data. The data storage circuit is configured to receive and store the anti-fuse program data from the anti-fuse array through one or more data buses. The first selecting circuit is configured to output anti-fuse program data of a selected anti-fuse block of the one or more anti-fuse blocks in response to a first selection signal.
In accordance with another embodiment, a semiconductor memory device includes a memory cell array, an anti-fuse array, a selecting circuit, a column decoder, and a spare column decoder.
The memory cell array has a normal memory cell array connected to word lines and column selecting lines and a spare memory cell array connected to spare word lines and spare column selecting lines. The anti-fuse array includes one or more anti-fuse blocks each having a plurality of anti-fuse cells and the anti-fuse array is configured to store anti-fuse program data. The selecting circuit is configured to select anti-fuse program data of an anti-fuse block of the one or more anti-fuse blocks, and to output the selected anti-fuse program data at an output pad of the semiconductor memory device in response to a first selection signal generated based on a test mode command, when the anti-fuse program data is read from each of anti-fuse blocks through data buses. The column decoder is configured to decode column address signals to generate column selection signals and to provides the column selection signals to the column selecting lines. The spare column decoder is configured to decode the column address signals to generate spare column selection signals based on the anti-fuse program data, and to provide the spare column selection signals to the spare column selecting lines when a defect is generated in at least one column selecting line of the column selecting lines.
In an embodiment, the semiconductor memory device may be a stacked memory device in which a plurality of chips communicate data and control signals by a through-silicon-via (TSV).
In accordance with still another embodiment, a memory system includes a memory controller that generates an address signal and a command signal, and a semiconductor memory device that stores received data or outputs data stored in the semiconductor memory device based on the address signal and the command signal. The semiconductor memory device includes an anti-fuse circuit that selects one of anti-fuse program data to output the selected anti-fuse program data to an exterior through an output pad in response to a first selection signal generated based on a test mode command when the anti-fuse program data is read from each of anti-fuse blocks through data buses.
In accordance with yet another embodiment, a semiconductor device includes an anti-fuse circuit and an internal circuit. The anti-fuse circuit selects one of anti-fuse program data to output the selected anti-fuse program data to an exterior through an output pad in response to a first selection signal generated based on a test mode command, when the anti-fuse program data is read from each of anti-fuse blocks through data buses. The internal circuit performs a specified operation in response to an output signal of the anti-fuse circuit.
In the anti-fuse circuit according to one embodiment, the anti-fuse program data may be monitored outside of the anti-fuse circuit while the anti-fuse program data is sensed. Therefore, the anti-fuse circuit may prevent a semiconductor device from malfunctioning due to the error of the anti-fuse program data.
In accordance with still another embodiment, there is a method of reading anti-fuse program data of a semiconductor device. The method includes transmitting anti-fuse program data from one or more anti-fuse blocks of the anti-fuse array to a data storage circuit through one or more data buses, storing the anti-fuse program data into the data storage circuit, selecting anti-fuse program data of one of the anti-fuse blocks, and outputting the selected anti-fuse program data at an output pad in response to a selecting signal. The outputting the selected anti-fuse program data at the output pad occurs while the selected anti-fuse program data is being transmitted to the data storage circuit.
Exemplary embodiments will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings in which:
Example embodiments of the present disclosure are described below in sufficient detail to enable those of ordinary skill in the art to embody and practice the present disclosure. It is important to understand that the present disclosure may be embodied in many alternate forms and should not be construed as limited to the example embodiments set forth herein.
It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements. Other words used to describe relationships between elements should be interpreted in a like fashion (i.e., “between” versus “directly between,” “adjacent” versus “directly adjacent,” etc.).
It will be understood that, although the terms first, second, A, B, etc. may be used herein in reference to elements of the disclosure, such elements should not be construed as limited by these terms. For example, a first element could be termed a second element, and a second element could be termed a first element, without departing from the scope of the present disclosure. Herein, the term “and/or” includes any and all combinations of one or more referents.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element's or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein to describe embodiments of the disclosure is not intended to limit the scope of the disclosure. The articles “a,” “an,” and “the” are singular in that they have a single referent, however the use of the singular form in the present document should not preclude the presence of more than one referent. In other words, elements of the disclosure referred to in the singular may number one or more, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including,” when used herein, specify the presence of stated features, items, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, items, steps, operations, elements, components, and/or groups thereof.
Embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures). As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to limit the scope of the present disclosure.
Unless otherwise defined, all terms (including technical and scientific terms) used herein are to be interpreted as is customary in the art to which this disclosure belongs. It will be further understood that terms in common usage should also be interpreted as is customary in the relevant art and not in an idealized or overly formal sense unless expressly so defined herein.
Referring to
The anti-fuse array may include anti-fuse blocks AF_1 to AF_N. For example, in one embodiment, the anti-fuse block AF_1 may store data related to test mode information (for example, operating frequency and/or a direct current (DC) voltage level etc.). The anti-fuse block AF_2 may store data related to defective row address information and the anti-fuse block AF—3 may store data related to defective column address information.
The data storage circuit 120 receives and stores anti-fuse program data from each of the anti-fuse blocks AF_1 to AF_N through data buses AFO—1 to AFO_N. The first selecting circuit 130 receives the anti-fuse program data from each of the anti-fuse blocks AF_1 to AF_N through the data buses AFO—1 to AFO_N, and selects one of anti-fuse program data in response to a first selection signal SEL to output the selected anti-fuse program data AFO. For example, the first selection signal SEL may be generated based on a test mode command applied from a controller (not shown). In one embodiment, the data storage circuit 120 receives and stores anti-fuse program data when a power-up control signal is applied to the anti-fuse circuit. For example, the power-up control signal may be generated when a power supply voltage is applied to an anti-fuse circuit or a semiconductor memory device including the anti-fuse circuit.
The first selecting circuit 130 may output the selected anti-fuse program data through an output pad 140. The output pad 140 outputs the output signal AFO of the first selecting circuit 130 as anti-fuse output data DO_AF.
In one embodiment, the anti-fuse program data may be monitored outside of the anti-fuse circuit 100 while the anti-fuse program data is being transmitted to the data storage circuit 120. In another embodiment, the anti-fuse program data may be monitored outside of the anti-fuse circuit 100 after the anti-fuse program data has been transmitted to the data storage circuit 120. The first selection signal SEL may be generated based on a test mode command. For example, the test mode command may be applied from a memory controller (not shown). The anti-fuse circuit 100 may select an anti-fuse block to be tested and sequentially output data of anti-fuse cells included in the selected anti-fuse block once a test mode command is applied. For example, each of the anti-fuse blocks may be selected by a second selection circuit (not shown).
The anti-fuse circuit 100 may be used for repairing defective cells of a semiconductor memory device. In one embodiment, the test mode command may be applied to the anti-fuse circuit 100 when the data of anti-fuse cells included in an anti-fuse block to be tested is transmitted to the data storage circuit 120. For example, the command may be applied while some of the data to be tested is transmitted (i.e., at the same time as, or simultaneously or concurrently with transmission), and/or after all of the data has been transmitted.
Referring to
The anti-fuse array 110, the data storage circuit 120 and a first selecting circuit 130 except the second selecting circuit 150 may be the same as that illustrated in
The output signal of the second selecting circuit 130 may be output to an exterior through an output pad 140. The output pad 140 outputs an output signal of the second selecting circuit 150 as output data DO of a semiconductor device. The characteristics test data MD—1 to MD_N may include characteristic test data of a charge sharing margin.
Referring to
The data storage circuit 320 receives and stores anti-fuse program data from each of the anti-fuse blocks 312, 314 and 316 through data buses AFO_T, AFO_R and AFO_C. The first selecting circuit 330 receives the anti-fuse program data from each of the anti-fuse blocks 312, 314 and 316 through the data buses AFO_T, AFO_R and AFO_C, and selects one of anti-fuse program data in response to a test-mode register set signal TMRS to output the selected anti-fuse program data AFO. For example, the test-mode register set signal TMRS may be generated from a control circuit in a semiconductor memory device or a memory controller (not shown).
In one embodiment, the anti-fuse block 312 may store data related to test mode information (e.g., operating frequency and/or a direct current (DC) voltage level etc.). The anti-fuse block 314 may store data related to defective row address information and the anti-fuse block 316 may store data related to defective column address information.
The first selecting circuit 330 may output the selected anti-fuse program data through an output pad 340. The output pad 340 outputs the output signal AFO of the first selecting circuit 330 as anti-fuse output data DO_AF.
Referring to
The control circuit 410 outputs a sensing voltage selecting control signal SCVs to the multiplexer 420, outputs a row selecting control signal SCR to apply a read voltage Vr and a sensing voltage Vs output from the multiplexer 420 to a selected row of the anti-fuse cell array 440, and a sensing control signal SCS that controls a sensing of the data stored in fuse cells.
The multiplexer 420 receives a first sensing voltage Vs1 and a second sensing voltage Vs2, selects one of the first sensing voltage Vs1 and the second sensing voltage Vs2 to generate the sensing voltage Vs, and outputs the sensing voltage Vs to the row selector 430.
For example, when the sensing voltage selecting control signal SCVs is in a logic high state, the multiplexer 420 outputs the first sensing voltage Vs1, and when the sensing voltage selecting control signal SCVs is in a logic low state, the multiplexer 420 outputs the second sensing voltage Vs2.
In one embodiment, the first sensing voltage Vs1 may have a higher voltage level than the second sensing voltage Vs2. In one embodiment, the first sensing voltage Vs1 may be applied to the anti-fuse cell array 440 during a first operation period right after a fuse data read operation activates, and the second sensing voltage Vs2 may be applied to the anti-fuse cell array 440 during a second operation period in which direct current (DC) circuits in a semiconductor memory device output stable output voltages.
During the first operation period, sensitivity of a sense amplifier circuit of the sensing circuit 450 may be increased by applying the first sensing voltage Vs1 having a higher voltage level than the second sensing voltage Vs2 to word reading lines WRL1 to WRLm. Therefore, reading errors of fuse data that may be generated because of low sensitivity in the first operation period may be prevented.
The row selector 430 may apply the sensing voltage Vs output from the multiplexer 420 to a word reading line WRL of a selected row of the anti-fuse cell array 440, and may apply the read voltage Vr to a word line WL of the selected row of the anti-fuse cell array 440, in response to the row selecting control signal SCR.
For example, the row selector 430 may include a plurality of switches corresponding to each row. When the row selecting control signal SCR is applied to a switch corresponding to a second row, the row selector 430 may apply the sensing voltage Vs output from the multiplexer 420 to a word reading line WRL2 that connected to the second row, and apply the read voltage Vr to a word line WL2 that connected to the second row.
The anti-fuse cell array 440 may have a plurality of fuse cells arranged in m rows by n columns.
Referring to
An anti-fusing voltage VANT1 corresponding to the word reading line WRL1 of
An anti-fuse voltage VANT2 corresponding to the word reading line WRL2 of
Hereinafter, operation of the anti-fuse cell array 440a of
When the anti-fuse A1—1 is programmed, a high voltage of, for example, about 6 V may be applied as an anti-fusing voltage VANT1 to the gates of the anti-fuse cells A1—1 to A256—1. A voltage VANT1/2 of, for example, about 3 V may be applied to the gate of the selection transistor MN1—1 connected to the drain of the anti-fuse A1—1 to turn on the selection transistor MN1—1. A low electric potential of, for example, 0 V may be applied to the bit line BL1 electrically connected to the source of the selection transistor MN1—1. Under this condition, a thin gate oxide layer of the anti-fuse A1—1 may be broken to form an ohmic contact between a gate electrode and the drain. Thus, a current path may lead from a gate electrode of the anti-fuse A1—1 to the bit line BL1. In this case, a voltage VANT1/2 of, for example, about 3 V may be applied to bit lines electrically connected to unselected cells such that a high voltage is not applied to both ends of the gate oxide layer of the anti-fuse A1—1. Also, a low voltage of, for example, 0 V may be applied to gates of the anti-fuse cells A1—2 to A256—2 to be unprogrammed so that unselected anti-fuse cells may not be programmed.
The semiconductor memory device 500 may be implemented, for example, by a volatile or non-volatile memory device. The volatile memory device may include dynamic random access memory (DRAM), static RAM (SRAM), thyristor RAM (T-RAM), zero capacitor RAM (Z-RAM), or twin transistor RAM (TTRAM). The non-volatile memory device may include, for example, electrically erasable programmable read-only memory (EEPROM), flash memory, magnetic random access memory (MRAM), spin-transfer torque MRAM, conductive bridging RAM (CBRAM), ferroelectric RAM (FeRAM), phase-change RAM (PRAM), resistive RAM (RRAM), nanotube RRAM, polymer RAM (PoRAM), nano floating gate memory (NFGM), holographic memory, molecular electronic memory device, or insulator resistance change memory.
Referring to
The second and the third register circuits 524 and 526 may be arranged adjacent to various circuit blocks. For example, the second register circuit 524 that stores the row address information may be arranged adjacent to the row comparator 572. Further, the third register circuit 526 that stores the column address information may be arranged adjacent to the column comparator 574.
The row comparator 572 compares the row address received from the exterior of the semiconductor memory device 500 with the row address information of a defective cell, and drives the row decoder 552 or the spare row decoder 562 according to the comparison results. Similarly, the column comparator 574 compares the column address received from the exterior with the column address information of the defective cell, and drives the column decoder 554 or the spare column decoder 564 according to the comparison results.
The row comparator 572 and the column comparator 574 may include a plurality of logic devices to compare the address information from the exterior and the address information of the defective cell, respectively.
Referring to
Referring to
The memory chips 620, 630, 640 and 650 included in the stacked semiconductor device 600 may include an anti-fuse circuit in accordance with the embodiments as described above. The interface chip 610 performs as an interface between the memory chips 620, 630, 640 and 650 and external devices.
Referring to
For convenience, in
The chip set 740 may be mounted on the PCB of the motherboard 731, and control the operation of the memory system 700. The chip set 740 may include connectors 741_1 and 741_2 and converters 743_1 and 743_2.
The converter 743_1 receives parallel data generated by the chip set 740, converts the parallel data to serial data, and outputs the serial data to the transmission line 733 via the connector 741_1. The converter 743_1 receives serial data via the transmission line 733, converts the serial data to parallel data, and outputs the parallel data to the chip set 740.
The converter 743_2 receives parallel data generated by the chip set 740, converts the parallel data to serial data, and outputs the serial data to the transmission line 734 via the connector 741_2. The converter 743_2 receives serial data via the transmission line 734, converts the serial data to parallel data, and outputs the parallel data to the chip set 740. The transmission lines 733 and 734 included in the memory system 700 may be a plurality of optical fibers.
The memory module 750 may include a plurality of memory devices 755_1 to 755—n, a first connector 757, a second connector 751, and a converter 753. The memory module 760 may include a plurality of memory devices 765_1 to 765—n, a first connector 757′, a second connector 751′, and a converter 753′.
The first connector 757 of the memory module 750 may transfer low-speed signals received from the chip set 740 to the memory devices 755_1 to 755—n, and the second connector 751 of the memory module 750 may be connected to the transmission line 733 for transferring high-speed signals.
The converter 753 of the memory module 750 receives serial data via the second connector 751 of the memory module 750, converts the serial data to parallel data, and outputs the parallel data to the memory devices 755_1 to 755—n. Further, the converter 753 receives parallel data from the memory devices 755_1 to 755—n, converts the parallel data to serial data, and outputs the serial data to the second connector 751.
The memory devices 755_1 to 755—n and 765_1 to 765—n may include a semiconductor memory device according to embodiments described above. Therefore, the memory devices 755_1 to 755—n and 765_1 to 765—n may include an anti-fuse circuit according to embodiments disclosed herein. The memory devices 755_1 to 755—n and 765_1 to 765—n may be, for example, a volatile memory chip such as a dynamic random access memory (DRAM) and a static random access memory (SRAM), a non-volatile memory chip such as a flash memory, a phase change memory, a magnetic random access memory (MRAM), or a resistive random access memory (RRAM), or a combination of thereof.
Referring to
The memory controller 810 generates address signals ADD and command signals CMD and provides the address signals ADD and the command signals CMD to the semiconductor memory device 820 through buses. Data DQ may be transmitted from the memory controller 810 to the semiconductor memory device 820 through the buses, or transmitted from the stacked semiconductor memory device 820 to the memory controller 810 through the buses.
The semiconductor memory device 820 may include an anti-fuse circuit according to example embodiments disclosed herein.
Referring to
The anti-fuse circuit 910 may perform an anti-fusing operation and generate an anti-fuse output voltage AFO. The internal circuit 920 may perform a specific operation in response to the anti-fuse output voltage AFO. The specific operation may include selecting an operation mode of the semiconductor device 900, or enabling a redundancy array when a defective cell is included in a memory cell array.
Referring to
The NVM 1100 and the RAM 1300 store or output data, and include various logic circuits therein. When the electronic system 1000 according to example embodiments is a mobile device, a battery that supplies operating voltage to the electronic system 1000 may be additionally provided (not shown). Although not drawn in
A semiconductor device according to example embodiments disclosed herein may be applied to a part of the electronic system 1000. For example, when the electronic system 1000 is booting, the example embodiments of the disclosure may be applied to set operating environments. Each of the NVM 1100 and the RAM 1300 may include an anti-fuse circuit in which anti-fuse program data can be monitored outside of the semiconductor device.
The semiconductor device and/or the system according to example embodiments described herein may be mounted using various types of packages. For example, the semiconductor device and/or the system may be mounted using packages such as Package on Package (POP), Ball grid arrays (BGAs), Chip scale packages (CSPs), Plastic Leaded Chip Carrier (PLCC), Plastic Dual In-Line Package (PDIP), Die in Waffle Pack, Die in Wafer Form, Chip On Board (COB), Ceramic Dual In-Line Package (CERDIP), Plastic Metric Quad Flat Pack (MQFP), Thin Quad Flatpack (TQFP), Small Outline Integrated Circuit (SOIC), Shrink Small Outline Package (SSOP), Thin Small Outline Package (TSOP), Thin Quad Flatpack (TQFP), System In Package (SIP), Multi Chip Package (MCP), Wafer-level Fabricated Package (WFP), and Wafer-Level Processed Stack Package (WSP).
Embodiments of the present disclosure may be applied to a semiconductor device, and particularly, to a semiconductor memory device and a memory system including the semiconductor memory device.
The foregoing is illustrative of embodiments and is not to be construed as limiting thereof. Although a few embodiments have been described, those skilled in the art will readily appreciate that many modifications are possible without materially departing from the novel teachings and advantages. Accordingly, all such modifications are intended to be included within the scope of this disclosure as defined in the claims. In the claims, means-plus-function clauses are intended to cover the structures described herein as performing the recited function, and not only structural equivalents but also equivalent structures.
Jang, Seong-Jin, Song, Ho-Young, Oh, Jong-Min
Patent | Priority | Assignee | Title |
9202596, | Apr 25 2014 | SK Hynix Inc. | Semiconductor device, semiconductor repair system including the same, and method for operating the semiconductor device |
9281076, | Oct 31 2008 | Longitude Licensing Limited | Semiconductor device |
Patent | Priority | Assignee | Title |
5257229, | Jan 31 1992 | SGS-Thomson Microelectronics, Inc.; SGS-THOMSON MICROELECTRONICS, INC , A CORP OF DE | Column redundancy architecture for a read/write memory |
5514980, | May 31 1995 | Integrated Device Technology, Inc. | High resolution circuit and method for sensing antifuses |
5838625, | Oct 29 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Anti-fuse programming path |
5841787, | Nov 21 1997 | VLSI Technology, Inc. | Memory programming and test circuitry and methods for implementing the same |
6185705, | Mar 07 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for checking the resistance of programmable elements |
6239612, | Aug 20 1997 | Altera Corporation | Programmable I/O cells with multiple drivers |
6859408, | Aug 29 2002 | Micron Technology, Inc. | Current limiting antifuse programming path |
7333383, | Aug 23 2005 | CHANGXIN MEMORY TECHNOLOGIES, INC | Fuse resistance read-out circuit |
7339843, | Sep 20 2004 | Samsung Electronics Co., Ltd. | Methods and circuits for programming addresses of failed memory cells in a memory device |
7411852, | Oct 27 2005 | PS4 LUXCO S A R L | Semiconductor memory device and method of adjusting same |
7826296, | Dec 27 2007 | Hynix Semiconductor Inc.; Hynix Semiconductor, Inc | Fuse monitoring circuit for semiconductor memory device |
7830692, | Oct 04 2007 | Samsung Electronics Co., Ltd. | Multi-chip memory device with stacked memory chips, method of stacking memory chips, and method of controlling operation of multi-chip package memory |
7859925, | Mar 31 2006 | MONTEREY RESEARCH, LLC | Anti-fuse latch self-test circuit and method |
7932738, | May 07 2010 | Power Integrations, Inc.; Power Integrations, Inc | Method and apparatus for reading a programmable anti-fuse element in a high-voltage integrated circuit |
20090059682, | |||
20090146189, | |||
20100157704, | |||
KR1020020000460, | |||
KR1020090070964, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 07 2013 | OH, JONG-MIN | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029992 | /0673 | |
Jan 07 2013 | SONG, HO-YOUNG | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029992 | /0673 | |
Jan 07 2013 | JANG, SEONG-JIN | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029992 | /0673 | |
Mar 11 2013 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 25 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 09 2023 | REM: Maintenance Fee Reminder Mailed. |
Jun 26 2023 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
May 19 2018 | 4 years fee payment window open |
Nov 19 2018 | 6 months grace period start (w surcharge) |
May 19 2019 | patent expiry (for year 4) |
May 19 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 19 2022 | 8 years fee payment window open |
Nov 19 2022 | 6 months grace period start (w surcharge) |
May 19 2023 | patent expiry (for year 8) |
May 19 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 19 2026 | 12 years fee payment window open |
Nov 19 2026 | 6 months grace period start (w surcharge) |
May 19 2027 | patent expiry (for year 12) |
May 19 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |