A semiconductor device and an operating method for the same are provided. The semiconductor structure comprises a first doped region, a second doped region, a third doped region, a fourth doped region and a first gate structure. The first doped region has a first type conductivity. The second doped region has a second type conductivity opposite to the first type conductivity. The first doped region is surrounded by the second doped region. The third doped region has the first type conductivity. The fourth doped region has the second type conductivity. The first gate structure is on the second doped region. The third doped region and the fourth doped region are in the second doped region and the first doped region on opposing sides of the first gate structure respectively.
|
1. A semiconductor structure, comprising:
a first doped region having a first type conductivity;
a second doped region having a second type conductivity opposite to the first type conductivity, wherein the first doped region is surrounded by the second doped region;
a third doped region having the first type conductivity;
a fourth doped region having the second type conductivity;
a first gate structure on the second doped region, wherein the third doped region and the fourth doped region are in the second doped region and the first doped region on opposing sides of the first gate structure respectively;
a fifth doped region comprising a doped well, wherein the fifth doped region and the doped well have the first type conductivity, the second doped region is surrounded by the fifth doped region;
a sixth doped region having the second type conductivity; and
a doped contact region having the first type conductivity and in the sixth doped region; and
a second gate structure on the doped well of the fifth doped region and on the sixth doped region.
9. An operating method for a semiconductor structure, wherein the semiconductor structure comprises:
a first doped region having a first type conductivity;
a second doped region having a second type conductivity opposite to the first type conductivity, wherein the first doped region is surrounded by the second doped region;
a third doped region having the first type conductivity;
a fourth doped region having the second type conductivity;
a first gate structure on the second doped region, wherein the third doped region and the fourth doped region are in the second doped region and the first doped region on opposing sides of the first gate structure respectively;
a fifth doped region comprising a doped well, wherein the fifth doped region and the doped well have the first type conductivity, the second doped region is surrounded by the fifth doped region;
a sixth doped region having the second type conductivity; and
a doped contact region having the first type conductivity and in the sixth doped region; and
a second gate structure on the doped well of the fifth doped region and on the sixth doped region,
the operating method for the semiconductor structure comprises:
applying a first voltage to the first gate structure;
coupling the fourth doped region to a first electrode, wherein the first electrode is one of an anode and a cathode; and
coupling the second doped region and the third doped region to a second electrode, wherein the second electrode is another of the anode and the cathode.
2. The semiconductor structure according to
3. The semiconductor structure according to
4. The semiconductor structure according to
another doped contact region having the first type conductivity, wherein the second doped region is between the fifth doped region and the another doped contact region; wherein the second gate structure is on a portion of the fifth doped region adjacent to the another doped contact region.
5. The semiconductor structure according to
6. The semiconductor structure according to
7. The semiconductor structure according to
8. The semiconductor structure according to
10. The operating method for the semiconductor structure according to
11. The operating method for the semiconductor structure according to
another doped contact region having the first type conductivity, wherein the second doped region is between the fifth doped region and the another doped contact region;
wherein the second gate structure is on a portion of the fifth doped region adjacent to the another doped contact region.
12. The operating method for the semiconductor structure according to
applying a second voltage to the second gate structure;
coupling the fifth doped region to the first electrode; and
coupling the another doped contact region to the second electrode.
13. The operating method for the semiconductor structure according to
applying a second voltage to the second gate structure;
coupling the fifth doped region to the first electrode; and
coupling the doped contact region and the sixth doped region to the second electrode.
14. The operating method for the semiconductor structure according to
|
1. Technical Field
The disclosure relates in general to a semiconductor device and an operating method for the same and more particularly to an IGBT and an operating method for the same.
2. Description of the Related Art
In the semiconductor technology, the feature size of the semiconductor structure has been reduced. In the meantime, the rate, the efficiency, the density and the cost per integrated circuit unit have been improved.
Shrinking the device area would drop the electrical efficiency of the semiconductor structure dramatically. For maintain the electrical efficiency of the semiconductor structure, during operating the device, it is desired that the high operating voltage and leakage of the HV device would not affect the LV device to reduce the operating efficiency of the semiconductor device.
A semiconductor structure is provided. The semiconductor structure comprises a first doped region, a second doped region, a third doped region, a fourth doped region and a first gate structure. The first doped region has a first type conductivity. The second doped region has a second type conductivity opposite to the first type conductivity. The first doped region is surrounded by the second doped region. The third doped region has the first type conductivity. The fourth doped region has the second type conductivity. The first gate structure is on the second doped region. The third doped region and the fourth doped region are in the second doped region and the first doped region on opposing sides of the first gate structure respectively.
An operating method for a semiconductor structure is provided. The semiconductor structure comprises a first doped region, a second doped region, a third doped region, a fourth doped region and a first gate structure. The first doped region has a first type conductivity. The second doped region has a second type conductivity opposite to the first type conductivity. The first doped region is surrounded by the second doped region. The third doped region has the first type conductivity. The fourth doped region has the second type conductivity. The first gate structure is on the second doped region. The third doped region and the fourth doped region are in the second doped region and the first doped region on opposing sides of the first gate structure respectively. The operating method for the semiconductor structure comprises following steps. A first voltage is applied to the first gate structure. The fourth doped region is coupled to a first electrode. The first electrode is one of an anode and a cathode. The second doped region and the third doped region is coupled to a second electrode. The second electrode is another of the anode and the cathode.
The above and other aspects of the disclosure will become better understood with regard to the following detailed description of the non-limiting embodiment(s). The following description is made with reference to the accompanying drawings.
A second doped region 108 may comprise a doped well 110, a buried doped layer 112, a doped well 114, a first doped layer 116 and a doped contact region 118 adjoined together. In one embodiment, the doped well 110, the buried doped layer 112, the doped well 114, the first doped layer 116 and the doped contact region 118 has a second type conductivity such as P type conductivity, opposite to the first type conductivity. For example, the doped well 110 and the doped well 114 are HVPD. The doped contact region 118 may be heavily doped (P+).
In embodiments, the doped well 104 and the doped well 106 of the first doped region 102 is surrounded by the doped well 110, the buried doped layer 112, the doped well 114, the first doped layer 116 and the doped contact region 118 of the second doped region 108.
The third doped region 120 is among the doped well 114, the first doped layer 116 and the doped contact region 118 of the second doped region 108. In one embodiment, the third doped region 120 has the first type conductivity such as N type conductivity. For example, the third doped region 120 is a heavily doped (N+) contact region.
A fourth doped region 122 is disposed in the doped well 106 of the first doped region 102. In one embodiment, the fourth doped region 122 has the second type conductivity such as P type conductivity. For example, the fourth doped region 122 is a heavily doped (P+) contact region.
A first gate structure 124 is on the doped well 114 between the doped well 104 and the third doped region 120.
A fifth doped region 126 may comprise a doped contact region 128, a doped well 130, a doped well 132, a buried doped layer 134 and a doped well 136 adjoined together. In one embodiment, the doped contact region 128, the doped well 130, the doped well 132, the buried doped layer 134 and the doped well 136 have the first type conductivity such as N type conductivity. For example, the doped contact region 128 is heavily doped (N+). The doped well 136 is a HVNW. In one embodiment, the second doped region 108 is surrounded by the doped contact region 128, the doped well 130, the doped well 132, the buried doped layer 134 and the doped well 136 of the fifth doped region 126, as shown in
A sixth doped region 140 may comprise a substrate 142, a buried doped region 144, a doped well 146, a second doped layer 148 and a doped contact region 150 adjoined together. In one embodiment, the substrate 142, the buried doped region 144, the doped well 146, the second doped layer 148 and the doped contact region 150 have the second type conductivity such as P type conductivity. For example, the doped well 146 is a HVPD. The doped contact region 150 is heavily doped (P+).
A doped contact region 138 is disposed among the doped well 114, the first doped layer 116 and the doped contact region 118 of the second doped region 108. In one embodiment, the doped contact region 138 has the first type conductivity such as N type conductivity. For example, the doped contact region 138 is heavily doped (N+).
A doped contact region 152 is disposed among the doped well 146, the second doped layer 148 of the sixth doped region 140 and the doped contact region 150. In one embodiment, the doped contact region 152 has the first type conductivity such as N type conductivity. For example, the doped contact region 152 is heavily doped (N+).
A second gate structure 154 is disposed on the doped well 114, the doped well 136 and the doped well 146 between the doped contact region 138 and the doped contact region 152.
A top doped layer 156 may be disposed between an isolation layer 158 and the doped well 104 of the first doped region 102. In one embodiment, the top doped layer 156 has the second type conductivity such as P type conductivity. A conductive layer 162 may be disposed on the isolation layer 158. The conductive layer 162 may comprise polysilicon. An isolation layer 160 may be disposed on the doped well 110 of the second doped region 108. The isolation layer 158 and the isolation layer 160 are not limited to FOX as shown in
In embodiments, the third doped region 120, the doped contact region 138 and the doped contact region 118 of the second doped region 108 may be electrically connected to an electrode 168 such as a cathode. A voltage of the electrode 168 may be 0V, or the electrode 168 may be grounded. The fourth doped region 122, the conductive layer 162 and the doped contact region 128 of the fifth doped region 126 may be electrically connected to an electrode 164 such as anode. A voltage of the electrode 164 may be 0V˜700V. The first gate structure 124 may be electrically connected to an electrode 166 that may apply 0V˜15V to the first gate structure 124. The second gate structure 154 may be electrically connected to an electrode 170 that may apply 0V˜15V to the second gate structure 154. The doped contact region 152 and the doped contact region 150 of the sixth doped region 140 may be electrically connected to an electrode 172 such as a cathode. A voltage of the electrode 172 may be 0V, or the electrode 172 may be grounded.
In embodiments, the semiconductor structure is functioned as an IGBT device. For example, the first gate structure 124 is functioned as an IGBT gate. The fourth doped region 122 is electrically connected to the anode such as the electrode 164 of the IGBT. The third doped region 120 is electrically connected to the cathode such as the electrode 168 of the IGBT. The doped well 114 is electrically connected to the buried doped layer 112 under the doped well 104 and the doped well 110 between the doped well 130 and the doped well 106. Therefore, during operating the IGBT by high voltage, an inversion layer is generated by lifting voltage from the electrode 164. Hole current induced from inversion layer would be restrict to flow in the buried doped layer 112 and the doped well 110 having the second type conductivity such as P type conductivity. Therefore, the hole current can be prevented from going into the substrate 142 and affecting other devices such as LV devices.
The second gate structure 154 may be functioned as a DMOS gate for controlling forming channels in doped well 146 adjacent to the doped contact region 152 and in the doped well 114 adjacent to the doped contact region 138. In embodiments, the IGBT may provide an addition current path by the second gate structure 154 for forming the channel connected to the doped contact region 152, the doped contact region 138, the doped well 136, the buried doped layer 134, the doped well 132, the doped well 130, and the doped contact region 128. In other words, the IGBT can have multi channels. Therefore, the anode (electrode 164) current of the IGBT device can be increased. In addition, PN junction between the doped well 136, the buried doped layer 134, the doped well 132, the doped well 130, the doped contact region 128 having the first type conductivity such as N type conductivity and the doped well 114, the buried doped layer 112, the doped well 110 having the second type conductivity such as P type conductivity can restrict the hole current induced from the inversion layer during operating the IGBT device by high voltage in the buried doped layer 112 and the doped well 110. Therefore, the hole current can be prevented from going into the substrate 142 and affecting other devices such as LV devices. In embodiments, the IGBT device has low turn on voltage and low turn on resistance (Rdson-sp).
The first doped layer 116 among the doped contact region 118, the third doped region 120, the doped contact region 138 and the doped well 114, and the second doped layer 148 among the doped contact region 150, the doped contact region 152 and the doped well 146 can prevent the device from punch through effect during operation.
The semiconductor structure in
The semiconductor structure in
The semiconductor structure in
The semiconductor structure in
The semiconductor structure in
The semiconductor structure in
Referring to
In embodiments, the semiconductor structure is functioned as an IGBT device. For example, the first gate structure 124 is functioned as an IGBT gate. The fourth doped region 122 is electrically connected to the anode such as the electrode 164 of the IGBT. The third doped region 120 is electrically connected to the cathode such as the electrode 168 of the IGBT. The doped well 114 is electrically connected to the buried doped layer 112 under the doped well 104 and the doped well 110 between the doped well 130 and the doped well 106. Therefore, during operating the IGBT by high voltage, an inversion layer is generated by lifting voltage from the electrode 164. Hole current induced from inversion layer would be restrict to flow in the buried doped layer 112 and the doped well 110 having the second type conductivity such as P type conductivity. Therefore, the hole current can be prevented from going into the substrate 142 and affecting other devices such as LV devices.
In embodiments, the IGBT may provide an addition current path formed by fifth doped region 726 electrically connected to the anode such as the electrode 164 and the cathode such as the electrode 782. In other words, the IGBT can have multi channels. Therefore, the anode (electrode 164) current of the IGBT device can be increased. In addition, PN junction between the fifth doped region 726 having the first type conductivity such as N type conductivity and the second doped region 108 having the second type conductivity such as P type conductivity can restrict the hole current induced from the inversion layer during operating the IGBT device by high voltage in the buried doped layer 112 and the doped well 110. Therefore, the hole current can be prevented from going into the substrate 142 and affecting other devices such as LV devices. In embodiments, the IGBT device has low turn on voltage and low turn on resistance (Rdson-sp).
The semiconductor structure in
The semiconductor structure in
The semiconductor structure in
The semiconductor structure in
In embodiment, the semiconductor structure may be functioned as an IBGT, having electric characteristic as shown in
While the invention has been described by way of example and in terms of preferred embodiments, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Gong, Jeng, Tsai, Ying-Chieh, Chan, Wing-Chor
Patent | Priority | Assignee | Title |
9627528, | Sep 11 2015 | Macronix International Co., Ltd. | Semiconductor device having gate structures and manufacturing method thereof |
Patent | Priority | Assignee | Title |
20020066906, | |||
20050110097, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 06 2012 | TSAI, YING-CHIEH | MACRONIX INTERNATIONAL CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029442 | /0077 | |
Dec 06 2012 | CHAN, WING-CHOR | MACRONIX INTERNATIONAL CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029442 | /0077 | |
Dec 06 2012 | GONG, JENG | MACRONIX INTERNATIONAL CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029442 | /0077 | |
Dec 11 2012 | Macronix International Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 19 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 13 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
May 26 2018 | 4 years fee payment window open |
Nov 26 2018 | 6 months grace period start (w surcharge) |
May 26 2019 | patent expiry (for year 4) |
May 26 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 26 2022 | 8 years fee payment window open |
Nov 26 2022 | 6 months grace period start (w surcharge) |
May 26 2023 | patent expiry (for year 8) |
May 26 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 26 2026 | 12 years fee payment window open |
Nov 26 2026 | 6 months grace period start (w surcharge) |
May 26 2027 | patent expiry (for year 12) |
May 26 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |