A semiconductor device includes a superlattice buffer layer formed on a substrate. A first semiconductor layer is formed by a nitride semiconductor on the superlattice buffer layer. A second semiconductor layer is formed by a nitride semiconductor on the first semiconductor layer. A gate electrode, a source electrode and a drain electrode are formed on the second semiconductor layer. The superlattice buffer layer is formed by alternately and periodically laminating a first superlattice formation layer and a second superlattice formation layer. The first superlattice formation layer is formed by AlxGa1-xN and the second superlattice formation layer is formed by AlyGa1-yN, where a relationship x>y is satisfied. A concentration of an impurity element serving as an acceptor doped into a portion or a whole of the second superlattice formation layer is higher than a concentration of the impurity element serving as an acceptor doped into the first superlattice formation layer.
|
1. A semiconductor device comprising:
a superlattice buffer layer formed on a substrate;
a first semiconductor layer formed by a nitride semiconductor on said superlattice buffer layer;
a second semiconductor layer formed by a nitride semiconductor on said first semiconductor layer; and
a gate electrode, a source electrode and a drain electrode formed on said second semiconductor layer,
wherein said superlattice buffer layer is formed by alternately and periodically laminating a first superlattice formation layer and a second superlattice formation layer,
said first superlattice formation layer is formed by AlxGa1-xN and said second superlattice formation layer is formed by AlyGa1-yN, where a relationship x>y is satisfied, and
a concentration of an impurity element serving as an acceptor doped into a portion or a whole of said second superlattice formation layer is higher than a concentration of the impurity element serving as an acceptor doped into said first superlattice formation layer.
9. A semiconductor device comprising:
a superlattice buffer layer formed on a substrate;
a first semiconductor layer formed by a nitride semiconductor on said superlattice buffer layer;
a second semiconductor layer formed by a nitride semiconductor on said first semiconductor layer; and
a gate electrode, a source electrode and a drain electrode formed on said second semiconductor layer,
wherein said superlattice buffer layer is formed by periodically laminating a third superlattice formation layer, a second superlattice formation layer and a first superlattice formation layer in that order from said substrate,
said first superlattice formation layer is formed by AlxGa1-xN, said second superlattice formation layer is formed by AlyGa1-yN, and said third superlattice formation layer is formed by AlzGa1-zN, where a relationship x>y>z is satisfied, and
a concentration of an impurity element serving as an acceptor doped into said second superlattice formation layer is higher than a concentration of the impurity element serving as an acceptor doped into said first superlattice formation layer and said third superlattice formation layer.
14. A semiconductor device comprising:
a superlattice buffer layer formed on a substrate;
a first semiconductor layer formed by a nitride semiconductor on said superlattice buffer layer;
a second semiconductor layer formed by a nitride semiconductor on said first semiconductor layer; and
a gate electrode a source electrode and a drain electrode formed on said second semiconductor layer,
wherein said superlattice buffer layer is formed by periodically laminating a second superlattice formation layer, a first superlattice formation layer and a third superlattice formation layer in that order from said substrate,
said first superlattice formation layer is formed by AlxGa1-xN and said second superlattice formation layer is formed by AlyGa1-yN, where a relationship x>y is satisfied,
said third superlattice formation layer is formed by a material containing ingan, and
a concentration of an impurity element serving as an acceptor doped into said second superlattice formation layer is higher than a concentration of the impurity element serving as an acceptor doped into said first superlattice formation layer and said third superlattice formation layer.
2. The semiconductor device as claimed in
3. The semiconductor device as claimed in
4. The semiconductor device as claimed in
5. The semiconductor device as claimed in
6. The semiconductor device as claimed in
7. The semiconductor device as claimed in
8. The semiconductor device as claimed in
10. The semiconductor device as claimed in
11. The semiconductor device as claimed in
12. The semiconductor device as claimed in
13. The semiconductor device as claimed in
15. The semiconductor device as claimed in
16. The semiconductor device as claimed in
17. The semiconductor device as claimed in
18. The semiconductor device as claimed in
|
This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2013-184113, filed on Sep. 5, 2013, the entire contents of which are incorporated herein by reference.
The embodiments discussed herein are directed to a semiconductor device.
A nitride semiconductor has features such as a high saturation electron speed, a wide band gap, etc. Thus, it is considered to apply the nitride semiconductor to semiconductor devices having a high withstand voltage and a high output. For example, the bad gap of GaN, which is a nitride semiconductor, is 3.4 eV, which is higher than the band gap of Si (1.1 eV) and the band gap of GaAs (1.4 eV). Thus, GaN has a high breakdown electric field strength. Accordingly, the nitride semiconductor such as GaN or the like is extremely hopeful as a material to fabricate a power supply semiconductor device providing a high-voltage operation and a high-output.
As a semiconductor device using a nitride semiconductor, there are many reports with respect to a filed effect transistor, particularly, a high electron mobility transistor (HEMT). For example, from among GaN-HEMTs, an HEMT made of AlGaN/GaN attracts attention wherein GaN is used as an electron transit layer and AlGaN is used as an electron supply layer. In the HEMT made of AlGaN/GaN, a strain is generated in AlGaN due to a difference in lattice constant between GaN and AlGaN. Thereby, a highly concentrated two-dimensional electron gas (2DEG) can be obtained due to a piezoelectric polarization caused by such a strain and an intrinsic polarization difference. Thus, the AlGaN/GaN-HEMT is hopeful as a high-efficiency switch device and a high withstand voltage power device for electric vehicle. Additionally, from a view point of circuit design and safety, it is desired to materialize a nitride semiconductor transistor having a normally off characteristic.
The following patent documents disclose a background art.
Patent Document 1: Japanese Laid-Open Patent Application No. 2012-151422
Patent Document 2: Japanese Laid-Open Patent Application No. 2012-9630
Patent Document 3: Japanese Laid-Open Patent Application No. 2008-124373
In the meantime, in order to obtain a low cost and high quality nitride semiconductor transistor, it is necessary to cause a nitride semiconductor to be formed by high-quality epitaxial growth on a low cost silicon (Si) substrate having a large diameter. However, silicon and a nitride semiconductor such as GaN are different, from each other not only in their lattice constant but also in their coefficient of thermal expansion. Thus, in order to cause a high-quality GaN film to grow on a silicon substrate, an appropriately designed superlattice buffer layer is formed on the silicon substrate and a GaN film is formed on the superlattice buffer layer. The superlattice buffer layer can be formed by, for example, an AlN film and an AlGaN film, which are alternately laminated to form a lamination of a plurality of layers having a periodic structure. An electron transit layer and an electron supply layer are laminated on such a superlattice buffer layer.
In a nitride semiconductor transistor having the above-mentioned structure, a high-voltage is applied to a drain electrode while the transistor is in operation. If an insulation property of the superlattice buffer layer is low, there may be a case where a leak current flows in a vertical direction from the electron supply layer toward the silicon substrate via the superlattice buffer layer.
Thus, it is desirous to materialize a nitride semiconductor device formed on a silicon substrate, the semiconductor device having an insulating superlattice buffer layer and having a small leak current flowing in a vertical direction.
There is provided according to an aspect of the embodiments, a semiconductor device including: a superlattice buffer layer formed on a substrate; a first semiconductor layer formed by a nitride semiconductor on the superlattice buffer layer; a second semiconductor layer formed by a nitride semiconductor on the first semiconductor layer; and a gate electrode, a source electrode and a drain electrode formed on the second semiconductor layer, wherein the superlattice buffer layer is formed by alternately and periodically laminating a first superlattice formation layer and a second superlattice formation layer, the first superlattice formation layer is formed by AlxGa1-xN and the second superlattice formation layer is formed by AlyGa1-yN, where a relationship x>y is satisfied, and a concentration of an impurity element serving as an acceptor doped into a portion or a whole of the second superlattice formation layer is higher than a concentration of the impurity element serving as an acceptor doped into the first superlattice formation layer.
There is provided according to another aspect of the embodiments, a semiconductor device including: a superlattice buffer layer formed on a substrate; a first semiconductor layer formed by a nitride semiconductor on the superlattice buffer layer; a second semiconductor layer formed by a nitride semiconductor on the first semiconductor layer; and a gate electrode, a source electrode and a drain electrode formed on the second semiconductor layer, wherein the superlattice buffer layer is formed by periodically laminating a third superlattice formation layer, a second superlattice formation layer and a first superlattice formation layer in that order from the substrate, the first superlattice formation layer is formed by AlxGa1-xN, the second superlattice formation layer is formed by AlyGa1-yN, and the third superlattice formation layer is formed by AlzGa1-zN, where a relationship x>y>z is satisfied, and a concentration of an impurity element serving as an acceptor doped into the second superlattice formation, layer is higher than a concentration of the impurity element serving as an acceptor doped into the first superlattice formation layer and the third superlattice formation layer.
There is provided according to a further aspect of the embodiments a semiconductor device including; a superlattice buffer layer formed on a substrate; a first semiconductor layer formed by a nitride semiconductor on the superlattice buffer layer; a second semiconductor layer formed by a nitride semiconductor on the first semiconductor layer; and a gate electrode, a source electrode and a drain electrode formed on the second semiconductor layer, wherein the superlattice buffer layer is formed by periodically laminating a second superlattice formation layer, a first superlattice formation layer and a third superlattice formation layer in that order from the substrate, the first superlattice formation layer is formed by AlxGa1-xN and the second superlattice formation layer is formed by AlyGa1-yN, where a relationship x>y is satisfied, the third superlattice formation layer is formed by a material containing InGaN, and a concentration of an impurity element serving as an acceptor doped into the second superlattice formation layer is higher than a concentration of the impurity element serving as an acceptor doped into the first superlattice formation layer and the third superlattice formation layer.
There is provided yet another aspect of the embodiments a semiconductor device including: a superlattice buffer layer formed on a substrate; a first semiconductor layer formed by a nitride semiconductor on the superlattice buffer layer; a second semiconductor layer formed by a nitride semiconductor on the first semiconductor layer; and a gate electrode, a source electrode and a drain electrode formed on the second semiconductor layer, wherein the superlattice buffer layer is formed by periodically laminating a layer containing a first superlattice formation layer and a second superlattice formation layer, the first superlattice formation layer is formed by AlxGa1-xN and the second superlattice formation layer is formed by AlyGa1-yN, where a relationship x>y is satisfied, a film thickness of the first superlattice formation layer is greater than or equal to 0.8 nm and smaller than or equal to 2.0 nm, an impurity element C serving as an acceptor is doped into the first superlattice formation layer, and a concentration of C doped into the first superlattice formation layer is greater than or equal to 1×1017/cm3 and smaller than or equal to 1×1020/cm3.
There is provided yet another aspect of the embodiments a semiconductor device including: a superlattice buffer layer formed on a substrate; a first semiconductor layer formed by a nitride semiconductor on the superlattice buffer layer; a second semiconductor layer formed by a nitride semiconductor on the first semiconductor layer; and a gate electrode, a source electrode and a drain electrode formed on the second semiconductor layer, wherein the superlattice buffer layer is formed by periodically laminating a layer containing a first superlattice formation layer and a second superlattice formation layer, the first superlattice formation layer is formed by AlxGa1-xN and the second superlattice formation layer is formed by AlyGa1-yN, where a relationship x>y is satisfied, a film thickness of the first superlattice formation layer is greater than or equal to 0.8 nm and smaller than or equal to 2.0 nm, an impurity element Fe serving as an acceptor is doped into the first superlattice formation layer, and a concentration of Fe doped into the first superlattice formation layer is smaller than or equal to 1×1019/cm3.
The object and advantages of the embodiments will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary explanatory only and are not restrictive of the invention, as claimed.
A description will now be given of embodiments with reference to the drawings. In the drawings, the same parts are given the same reference number, and descriptions thereof will be omitted.
First, a description will be given, with reference to
The semiconductor device illustrated in
As illustrated in
In the semiconductor device having the above-mentioned structure, if the electric resistance in the superlattice buffer layer 920 is low, a leak current may flow in the semiconductor device in a vertical direction (a direction perpendicular to the silicon substrate 910) as indicated by an arrow in
An impurity element such as C, Fe, etc., which turns into acceptors, can give a higher insulating property as the concentration of the impurity element in the superlattice buffer layer 920 is increased. Thus, the leak current flowing in the semiconductor device, which is fabricated by forming a nitride semiconductor layer on the silicon substrate 910, can be reduced by increasing the impurity concentration in the superlattice buffer layer 920.
However, when the concentration of an impurity element such as C, Fe, etc., in the superlattice buffer layer 920 becomes high, a crack may be generated in the nitride semiconductor layer. Additionally, a warp of the silicon substrate 910 becomes large due to an influence of a stress in the film. If a warp in the silicon substrate 910 becomes large, there may be a case in which a desired pattern exposure cannot be achieved in an exposure process. Additionally, if a warp in the silicon substrate 910 becomes large, it becomes difficult to hold the silicon substrate 910 by suction to convey the silicon substrate 910 in the manufacturing process of semiconductor devices, which may result in a problem in manufacturing semiconductor devices.
Accordingly, it is desirous to develop a semiconductor device having a superlattice buffer layer having a high insulation property and a structure that suppresses a warp of the silicon substrate 910.
A description will be given below of a semiconductor device according to a first embodiment. As illustrated in
A gate electrode, a source electrode and a drain electrode 43 are formed on the electron supply layer 32. In the present embodiment, the electron transit layer 32, which serves as a first semiconductor layer, is formed by AlGaN. Thereby, a 2DEG 31a is created in the electron transit layer 31 near an interface between the electron transit layer 31 and the electron supply layer 32. The electron supply layer, which serves as a second semiconductor layer, may be formed by InAlGaN.
As illustrated in
That is, in the present embodiment, the concentration of the impurity element in the upper layer 22a of the AlGaN layer 22 is higher than the concentration of the impurity element in the AlN layer 21 and the lower layer 22b of the AlGaN layer 22. Specifically, as illustrated in
In the present embodiment, the first superlattice formation layer, which serves as the AlN layer 21, is formed by AlxGa1-xN, in which x may be greater than or equal to 0.5 and smaller than or equal to 1. The second superlattice formation layer, which serves as the AlGaN layer 22, is formed by AlyGa1-yN, in which y may be greater than 0 and smaller than 0.5. Accordingly, the superlattice buffer layer 20 is formed so that a relationship x>y is satisfied. It should be noted that as an impurity element, which is doped into the superlattice buffer layer 20 and serve as an acceptor, there are Mg, Zn, Be, Cd, Li, etc., other than C and Fe.
In the semiconductor device according to the present embodiment, the concentration of the impurity element in the upper layer 22a of the AlGaN layer 22 is higher than other areas, and, thereby, carriers such as electrons are prevented from being pooled between the AlN layer 21 and the upper layer 22a of the AlGaN layer 22. This will be explained with reference to energy band diagrams illustrated in
Accordingly, the superlattice buffer layer 20 of the semiconductor device according to the present embodiment has a higher insulation property than the superlattice buffer layer 920 having the structure illustrated in
Additionally, in the superlattice buffer layer 20 having the structure illustrated in
Accordingly, in the present embodiment, the concentration of the impurity element serving as an acceptor may be caused to be high in the entire AlGaN layer 22, which gives small influence of warp to the silicon substrate 10. However, it is more preferable to suppress generation of a warp in the silicon substrate 10 by increasing the concentration of impurity element doped into only the upper layer 22a, which is a portion of the AlGaN layer 22.
A description will be given below, with reference to
As indicated by the line 7A, the leak current flowing in the semiconductor device according to the present embodiment is about 1×10−5/cm2 when the applied drain voltage is 200 V, and is 1×10−5/cm2 to 1×10−4/cm2 when the applied drain voltage is 800 V. On the other hand, as indicated by the line 7B, the leak current flowing in the semiconductor device having the structure as illustrated in
A description will be given, with reference to
A description will be given, with reference to
As illustrated in
A description will be given, with reference to
A description will now be given, with reference to
In the explanation of the present embodiment, it is assumed that the nitride semiconductor layer is formed by MOCVD. When forming the nitride semiconductor layer, trimethyl aluminum (TMA) is used as an Al source gas, trimethyl gallium (TMG) is used as a Ga source gas, and ammonium (NH3) is used as an N source gas.
First, as illustrated in
The nuclear formation layer 11 is formed by causing growth in a condition in which a substrate temperature is about 1000° C., a V/III ratio is 1000 to 2000, and a pressure in a chamber of an MOCVD apparatus is about 50 mbar (5 kPa). The buffer layer 12 is formed by causing a growth in a condition in which a substrate temperature is about 1000° C., a V/III ratio is 100 to 300, and a pressure in a chamber of an MOCVD apparatus is about 50 mbar (5 kPa). In the present embodiment, it is preferable to cause a growth by a condition by which an amount of C taken into the film is small. As for the buffer layer 12, in order to achieve flatness, it is preferable to cause a growth in a condition in which the V/III ratio is decreased.
Then, as illustrated in
According to the present embodiment, AlGaN layer 22 is formed while changing the growth condition so that the concentration of impurity element serving as an acceptor in the upper layer 22a is higher than that in the lower layer 22b. Specifically, C is used as an impurity element serving as an acceptor, and a mixing amount of C is adjusted by changing a V/III ratio. For example, when forming the lower layer 22b of the AlGaN layer 22, a growth is caused under a condition of the V/III ratio being set to about 1000. When forming the AlN layer 21, a growth is caused under a condition of the V/III ratio being set to 1500 to 2000 in order to further reduce the concentration of C. Thereby, the superlattice buffer layer 20 can be formed so that the impurity concentration in the upper layer 22a of the AlGaN layer 22 is higher than the impurity concentration in the AlN layer and the lower layer 22b of the AlGaN layer 22.
In the present embodiment, the impurity concentration in the upper layer 22a of the AlGaN layer 22 is preferably greater than or equal to 1×1017/cm3 and smaller than or equal to 1×1018/cm3. Additionally, the impurity concentration in the AlN layer 21 and the lower layer 22b of the AlGaN layer 22 is preferably greater than or equal to 5×1018/cm3 and smaller than or equal to 1×1020/cm3.
Then, as illustrated in
Then, as illustrated in
Thereafter, a photoresist is applied on the electron supply layer 32 again, and an exposure and development is performed by an exposure apparatus so as to form a resist pattern (not illustrated in the figure) having an opening in an area where the gate electrode 41 is to be formed. Thereafter, a metal lamination film made of a Ni/Au film is formed by a vacuum deposition. Then, the metal lamination film formed on the resist pattern is removed together with the resist pattern by immersing the resist pattern into an organic solvent or the like. Thereby, the gate electrode 41 is formed by a remaining portion of the metal lamination film. It should be noted that in the metal lamination film made of Ni/Au film, the film thickness of the Ni film is about 50 nm and the film thickness of the Au film is about 300 nm.
The semiconductor device according to the present embodiment can be manufactured by the above-mentioned processes.
A description will now be given of a semiconductor device according to a second embodiment. The semiconductor device according to the second embodiment has a superlattice buffer layer having a structure different from that of the semiconductor device according to the first embodiment. As illustrated in
In the present embodiment, the first superlattice formation layer serving as the AlN layer 121 may be formed by AlxGa1-xN. The second superlattice formation layer serving as the first AlGaN layer 122 may be formed by AlyGa1-yN. The third superlattice formation layer serving as the second AlGaN layer 123 may be formed by AlzGa1-zN. In the present embodiment, a relationship x>y>z is satisfied. That is, the second superlattice formation layer serving as the first AlGaN layer 122 has a band gap larger than that of the third superlattice formation layer serving as the second AlGaN layer 123. In the AlzGa1-zN forming the third super lattice formation layer, a value of z may be greater than 0 and smaller than 0.5. In the present embodiment, the thickness of the AlN layer 121 is about 1.5 nm, the thickness of the first AlGaN layer 122 is about 10 nm, and the thickness of the second AlGaN layer 123 is about 10 nm.
The AlN layer 121, the first AlGaN layer 122 and the second AlGaN layer 123 are doped with an impurity element serving as an acceptor such as C, Fe, etc. The concentration of the impurity element in the first AlGaN layer 122 is higher than the concentration of the impurity element in the second AlGaN layer 123 and the AlN layer 121. Specifically, as illustrated in
In the present embodiment, for example, the first AlGaN layer 122 is formed by Al0.2Ga0.8N, and the second AlGaN layer 123 is formed by Al0.1Ga0.9N. Thus, a band gap of the first AlGaN layer 122, which corresponds to the upper layer in the first embodiment, is made larger than a band gap of the second AlGaN layer 123, which corresponds to the lower layer, and, thereby, electrons are further prevented from being pooled.
As a method of making different composition ratios between the first AlGaN layer 122 and the second AlGaN layer 123, a V/III ratio is adjusted when making a growth in the MOCVD apparatus.
The configurations of the second embodiment other than the above-mentioned configuration are the same as the first embodiment.
A description will now be given of a semiconductor device according to a third embodiment. The semiconductor device according to the third embodiment has a superlattice buffer layer having a structure different from those of the semiconductor devices according to the first and second embodiments. As illustrated in
In the present embodiment, the first superlattice formation layer serving as the AlN layer 221 may be formed by AlxGa1-xN. The value of x may be greater than or equal to 0.5 and smaller than or equal to 1. The second superlattice formation layer serving as the AlGaN layer 222 may be formed by AlyGa1-yN. The value of y may be greater than 0 and smaller than 0.5. Accordingly, a relationship x>y is satisfied in the superlattice buffer layer 220. As the impurity element serving as an acceptor doped into the superlattice buffer layer 220, Mg, Zn, Be, Cd, Li, etc., other than C and Fe may be used.
An impurity element serving as an acceptor such as C, Fe, etc., is doped into the AlN layer 221, the AlGaN layer 222 and the InGaN layer 223. In the present embodiment, the impurity element is doped so that the concentration of the impurity element in the upper layer 222a of the AlGaN layer 222 is higher than the concentration of the impurity element in the lower layer 222b of the AlGaN layer 222, the AlN layer 221 and the InGaN layer 223.
Specifically, as illustrated in
In the meantime, when Fe is doped as an impurity element into the superlattice buffer layer, Fe may be diffused into the electron transit layer 31 during a heat treatment process or a film growth process. Such a diffusion of Fe into the electron transit layer 31 causes deterioration in the performance of the semiconductor device. In the semiconductor device according to the present embodiment, a diffusion of Fe is suppressed by forming the InGaN layer 223 in the superlattice buffer layer 220. That is, because the InGaN layer 223 has a large lattice constant, a diffusion of Fe doped as an impurity element can be suppressed. The InGaN layer 223 serves as a barrier layer. Thereby, when Fe is doped as an impurity element into the superlattice buffer layer 220, Fe is prevented from being diffused into the electron transit layer 31. Thus, in the present embodiment, generation of a warp in the silicon substrate 10 and a leak current flowing in the semiconductor device can be suppressed without deterioration of the characteristics as a semiconductor device.
It should be noted that, in the present embodiment, InAlGaN may be used instead of InGaN as a material to form the InGaN layer 223. When forming the InGaN layer 223, trimethyl indium (TMI) is used as a source gas to be supplied. Configurations other than the above-mentioned configuration are the same as the first embodiment.
A description will now be given of a semiconductor device according to a fourth embodiment. In the above-mentioned semiconductor device, the leak current flowing in a vertical direction to the silicon substrate can be suppressed by thickening the superlattice buffer layer. However, if the superlattice buffer layer is thick, a warp of the silicon substrate becomes large. A description is given below of a result of consideration of a case where the superlattice buffer layer 20 is formed by alternately laminating the AlN layer 21 (first superlattice formation layer) and the AlGaN layer 22 (second superlattice formation layer) as illustrated in
A description will be given below, with reference to
As mentioned above, when the film thickness of the AlN layer 21 is varied, a warp of the silicon substrate 10 and a withstand voltage are in a trade-off relation. Based on the relationship between a warp of the silicon substrate 10 and the withstand voltage, it is preferable that the film thickness of the AlN layer 21 (first superlattice formation layer) in the superlattice buffer layer 20 is greater than or equal to 0.8 nm and smaller than or equal to 2.0 nm.
A description will be given, with reference to
As illustrated in
As mentioned above, based on the relationship between a warp of the silicon substrate 10 and a withstand voltage, it is preferable that the concentration of C, which is an impurity element doped into the AlN layer 21 (first superlattice formation layer) in the superlattice buffer layer 20, is greater than or equal to 1×1017/cm3 and smaller than or equal to 1×1020/cm3.
A description will be given below, with reference to
As illustrated in
Thus, in the present embodiment, in the case where the film thickness of the AlN layer 21 in the superlattice buffer layer 20 is greater than or equal to 0.8 nm and smaller than or equal to 2.0 nm, if the impurity element doped into the AlN layer 21 is C, the concentration of C is greater than or equal to 1×1017/cm3 and smaller than or equal to 1×1020/cm3. Moreover, in the case where the film thickness of the AlN layer 21 in the superlattice buffer layer 20 is greater than or equal to 0.8 nm and smaller than or equal to 2.0 nm, if the impurity element doped into the AlN layer 21 is Fe, the concentration of Fe is smaller than or equal to 1×1019/cm3. The semiconductor device according to the present embodiment includes the superlattice buffer layer 20 having the above-mentioned AlN layer 21.
In the present embodiment, the first superlattice formation layer serving as the AlN layer 21 may be formed by AlxGa1-xN, and the value of x may be greater than or equal to 0.5 and smaller than or equal to 1. The second superlattice formation layer serving as the AlGaN layer 22 may be formed by AlyGa1-yN, and the value of y may be greater than 0 and smaller than 0.5. Accordingly, a relationship x>y is satisfied in the superlattice buffer layer 20. More preferably, the first superlattice formation layer is formed by AlN. As the impurity element serving as an acceptor doped into the superlattice buffer layer 20, Mg, Zn, Be, Cd, Li, etc., other than C and Fe may be used.
A description will now be given, with reference to
First, as illustrated in
The nuclear formation layer 11 is formed by causing growth in a condition in which a substrate temperature is about 1000° C., a V/III ratio is 1000 to 2000, and a pressure in a chamber of an MOCVD apparatus is about 50 mbar (5 kPa). The buffer layer 12 is formed by causing growth in a condition in which a substrate temperature is about 1000° C., a V/III ratio is 100 to 300, and a pressure in a chamber of an MOCVD apparatus is about 50 mbar (5 kPa). In the present embodiment, it is preferable to cause a growth of the nuclear formation layer 11 by a condition with which an amount of C taken into the film is small. As for the buffer layer 12, in order to achieve flatness, it is preferable to cause a growth in a condition in which the V/III ratio is decreased.
Then, as illustrated in
According to the present embodiment, C is used as an impurity element serving as an acceptor doped into the AlN layer 21. A mixing amount of C is adjusted by changing a V/III ratio. Specifically, in order to set the concentration of C in the AlN layer 21, the AlN layer 21 is caused to grow in a condition in which the V/III ratio is about 600. It should be noted that the impurity concentration in the AlN layer 21 is preferably greater than or equal to 1×1017/cm3 and smaller than or equal to 1×1020/cm3.
Then, as illustrated in
Then, as illustrated in
Thereafter, a photoresist is applied on the electron supply layer 32 again, and an exposure and development is performed by an exposure apparatus so as to form a resist pattern (not illustrated in the figure) having an opening in an area where the gate electrode 41 is to be formed. Thereafter, a metal lamination film made of a Ni/Au film is formed by a vacuum deposition. Then, the metal lamination film formed on the resist pattern is removed together with the resist pattern by immersing the resist pattern into an organic solvent or the like. Thereby, the gate 41 is formed by a remaining portion of the metal lamination film. It should be noted that in the metal lamination film made of Ni/Au film, the film thickness of the Ni film is about 50 nm and the film thickness of the Au film is about 300 nm.
The semiconductor device according to the present embodiment can be manufactured by the above-mentioned processes.
It should be noted that, in the present embodiment, when forming the AlN layer 21 in the superlattice buffer layer 20, Fe may be doped as an impurity element serving as an acceptor. In such a case, the concentration of Fe doped is preferably smaller than or equal to 1×1019/cm3. For Example, the concentration of Fe is preferably 1×1018/cm3. As a source gas when doping Fe, for example, ferrocene (Cp2Fe) is used. Manufacturing processes other than the above-mentioned processes are the same as the manufacturing method of the semiconductor device according to the first embodiment.
A description will be given below of a semiconductor device, power supply device and high-frequency amplifier according to a fifth embodiment.
The semiconductor device according to the fifth embodiment includes one of the semiconductor devices according to the first through fourth embodiments that is incorporated into a discrete package. The discrete-packaged semiconductor device is described with reference to
First, an HEMT semiconductor chip 410 of GaN semiconductor material is formed by one of the semiconductor devices according to the first through four embodiments. Then, the semiconductor chip 410 is fixed on a lead frame 420 by a die-attachment agent 430 such as solder or the like. The semiconductor chip 410 corresponds to one of the semiconductor device according to the first through fourth embodiments.
Then, a gate electrode 411 is connected to a gate lead 421 by a bonding wire 431, a source electrode 412 is connected to a source lead 422 by a bonding wire 432 and a drain electrode 413 is connected to a drain lead 423 by a bonding wire 433. The bonding wires 431, 432 and 433 are made of a metal material such as Al or the like. In the present embodiment, the gate electrode 411 is a gate electrode pad, which is connected to the gate electrode 41 of one of the semiconductor devices according to the first through fourth embodiments. The source electrode 412 is a source electrode pad, which is connected to the source electrode 42 of one of the semiconductor devices according to the first through fourth embodiments. The drain electrode 413 is a drain electrode pad, which is connected to the drain electrode 43 of one of the semiconductor devices according to the first through fourth embodiments.
Then, the semiconductor chip 410 and the lead frame 420 are encapsulated by a mold resin 440 using a transfer mold method. As mentioned above, the discrete-packaged semiconductor device, which is an HEMT using GaN semiconductor material, is fabricated.
A description is given of a power supply device and a high-frequency amplifier according to the fifth embodiment. The power supply device and the high-frequency amplifier according to the fifth embodiment incorporate therein one of the semiconductor devices according to the first through fourth embodiments.
First, a description is given, with reference to
A description is given below, with reference to
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the principles of the invention and the concepts contributed by the inventor to furthering the art, and are to be construed a being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relates to a showing of the superiority and inferiority of the invention. Although the embodiment(s) of the present invention(s) has(have) been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Kotani, Junji, Nakamura, Norikazu
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7569870, | Jan 17 2003 | Sanken Electric Co., Ltd. | Gallium-nitride-based compound semiconductor device |
7652282, | Feb 28 2007 | Sanken Electric Co., Ltd. | Semiconductor wafer, devices made therefrom, and method of fabrication |
8017977, | Nov 15 2006 | MURATA MANUFACTURING CO , LTD | Field effect transistor having recessed gate in compositional graded layer |
8212288, | Sep 14 2009 | COORSTEK KK | Compound semiconductor substrate comprising a multilayer buffer layer |
8264001, | Mar 19 2009 | Sanken Electric Co., Ltd. | Semiconductor wafer having multi-layered buffer region formed from compound semiconductor materials |
8847203, | Nov 04 2009 | DOWA ELECTRONICS MATERIALS CO , LTD | Group III nitride epitaxial laminate substrate |
8957454, | Mar 03 2011 | Infineon Technologies Americas Corp | III-Nitride semiconductor structures with strain absorbing interlayer transition modules |
20060192195, | |||
20070056506, | |||
20130075786, | |||
20140091314, | |||
JP2008124373, | |||
JP2008205117, | |||
JP2008218479, | |||
JP2010225703, | |||
JP201182494, | |||
JP2012151422, | |||
JP20129630, | |||
JP201299539, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 03 2014 | Fujitsu Limited | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Jun 30 2018 | 4 years fee payment window open |
Dec 30 2018 | 6 months grace period start (w surcharge) |
Jun 30 2019 | patent expiry (for year 4) |
Jun 30 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 30 2022 | 8 years fee payment window open |
Dec 30 2022 | 6 months grace period start (w surcharge) |
Jun 30 2023 | patent expiry (for year 8) |
Jun 30 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 30 2026 | 12 years fee payment window open |
Dec 30 2026 | 6 months grace period start (w surcharge) |
Jun 30 2027 | patent expiry (for year 12) |
Jun 30 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |