A signal multiplexing device includes a selector (1) that selects one of input data (4) and a complementary signal (16), a clock recovery circuit (30a) that adjusts the phase of a recovered clock (7) to the timing of the output signal of the selector (1), and a flip-flop circuit (3) that performs identification/recovery of the output signal of the selector (1) based on the recovered clock (7). The frequency of the complementary signal (16) is an integral submultiple of the frequency of the recovered clock (7). The selector (1) selects the complementary signal (16) during part of the no-signal period of the input data (4).
|
19. A signal multiplexing device comprising:
a clock recovery circuit that adjusts a phase of a recovered clock to a timing of an input signal and outputs the recovered clock in synchronism with the input signal;
an identification circuit that performs identification/recovery of the input signal based on the recovered clock; and
a selection circuit that selects and outputs one of an output signal of said identification circuit and at least one complementary signal of the output signal,
wherein a frequency of the recovered clock equals a frequency of the input signal, and a frequency of the complementary signal is an integral submultiple of the frequency of the recovered clock, and
said selection circuit selects the complementary signal during part of a no-signal period of the input signal.
1. A signal multiplexing device comprising:
a selection circuit that selects and outputs one of an input signal and at least one complementary signal of the input signal;
a clock recovery circuit that adjusts a phase of a recovered clock to a timing of an output signal of said selection circuit and outputs the recovered clock in synchronism with the output signal of said selection circuit; and
an identification circuit that performs identification/recovery of the output signal of said selection circuit based on the recovered clock,
wherein a frequency of the recovered clock equals a frequency of the input signal, and a frequency of the complementary signal is an integral submultiple of the frequency of the recovered clock, and
said selection circuit selects the complementary signal during part of a no-signal period of the input signal.
2. A signal multiplexing device according to
3. A signal multiplexing device according to
a gating circuit that outputs a pulse when the output signal of said selection circuit makes a transition; and
a first voltage controlled oscillator that adjusts the phase of the recovered clock to a timing of the output pulse of said gating circuit, thereby outputting the recovered clock in synchronism with the output signal of said selection circuit.
4. A signal multiplexing device according to
a second voltage controlled oscillator provided between an output of said gating circuit and an input signal of said first voltage controlled oscillator,
wherein said second voltage controlled oscillator adjusts the phase of an output clock to the timing of the output pulse of said gating circuit, thereby outputting a clock in synchronism with the output signal of said selection circuit, and
said first voltage controlled oscillator adjusts the phase of the recovered clock to the timing of the output clock of said second voltage controlled oscillator.
5. A signal multiplexing device according to
6. A signal multiplexing device according to
7. A signal multiplexing device according to
an OR circuit that is provided between said selection circuit and a switching signal generation unit that controls said selection circuit, OR-processes an output of said switching signal generation unit and an output of said step-out detector, and outputs the result as a switching signal to said selection circuit,
wherein said selection circuit selects the complementary signal during the no-signal period of the input signal in which said step-out detector does not detect the step-out.
8. A signal multiplexing device according to
a switch that controls to make the timing of the recovered clock output from said first voltage controlled oscillator irrelevant to the output signal of said selection circuit during a period in which said step-out detector detects the step-out.
9. A signal multiplexing device according to
a third voltage controlled oscillator whose oscillation frequency is controlled by a frequency control signal; and
a frequency comparator that compares a frequency of an output of said third voltage controlled oscillator and a frequency of a reference clock, thereby outputting, to said first voltage controlled oscillator, said second voltage controlled oscillator, and said third voltage controlled oscillator, the frequency control signal that causes said first voltage controlled oscillator, said second voltage controlled oscillator, and said third voltage controlled oscillator to oscillate at a desired data rate frequency.
10. A signal multiplexing device according to
11. A signal multiplexing device according to
12. A signal multiplexing device according to
13. A signal multiplexing device according to
14. A signal multiplexing device according to
15. A signal multiplexing device according to
16. A signal multiplexing device according to
17. A signal multiplexing device according to
a first selection circuit that selects and outputs one of the input signal and the complementary signal; and
a second selection circuit that selects and outputs, as the complementary signal, one of a plurality of signals for which at least one of a frequency and a signal pattern changes.
18. A signal multiplexing device according to
wherein said clock recovery circuit comprises:
a gating circuit that outputs a pulse when the output signal of said selection circuit makes a transition;
a first voltage controlled oscillator that adjusts the phase of the recovered clock to a timing of the output pulse of said gating circuit, thereby outputting the recovered clock in synchronism with the output signal of said selection circuit;
a second voltage controlled oscillator provided between an output of said gating circuit and an input signal of said first voltage controlled oscillator;
a third voltage controlled oscillator whose oscillation frequency is controlled by a frequency control signal; and
a frequency comparator that compares a frequency of an output of said third voltage controlled oscillator and a frequency of a reference clock, thereby outputting, to said first voltage controlled oscillator, said second voltage controlled oscillator, and said third voltage controlled oscillator, the frequency control signal that causes said first voltage controlled oscillator, said second voltage controlled oscillator, and said third voltage controlled oscillator to oscillate at a desired data rate frequency,
said second voltage controlled oscillator adjusts the phase of the output clock to the timing of the output pulse of said gating circuit, thereby outputting a clock in synchronism with the output signal of said selection circuit, and
said first voltage controlled oscillator adjusts the phase of the recovered clock to the timing of the output clock of said second voltage controlled oscillator.
|
The present invention relates to a device provided, for example, at the preceding stage of a CDR circuit that performs retiming of an input signal and, more particularly, to a signal multiplexing device that multiplexes a complementary signal on an input signal.
As shown in
The receiving device of the OLT shown in
The recent progress of CMOS technologies is making the control LSI capable of integrating not only a logic circuit but also a high-speed I/O (for example, CDR circuit) and the like. However, equipping an LSI with a CDR circuit of special specifications for burst signals is not beneficial in terms of both cost and technique. To enable the control LSI to process a burst signal, conventionally, the demultiplexer 202 needs to parallelly expand the data signal at a low speed so as to permit the phase change of a clock extracted by the CDR circuit 201, as shown in
On the other hand, to directly input serial data signals to a control LSI including a general-purpose CDR circuit compatible with a continuous signal, the CDR circuit compatible with a continuous signal needs to be prevented from unstably operating due to frequency step-out or the like.
The recovered clock 7 is input to the clock terminal of the F/F 3 and used for retiming of the input data 4 input to the data input terminal of the F/F 3. The F/F 3 thus outputs recovered data 6.
On the other hand, when a no-signal state has occurred due to loss of the input data 4, the selector 34 selects an IDLE signal 36 that is the complementary signal of the input data 4 in accordance with a switching signal 37. To always stabilize the operation of the PLL even when the input data 4 is intermittently lost, the IDLE signal 36 having almost the same frequency as the recovered clock 35 output from the VCO 33 is multiplexed and input to the clock recovery circuit 30 in the loss period (no-signal period). This stabilizes the operation of the clock recovery circuit 30, as shown in
In the signal multiplexing device shown in
When the arrangement shown in
That is, in both a case in which the arrangement shown in
It is an object of the present invention to solve the above-described conventional problem and implement a simple signal multiplexing device having a burst signal/continuous signal conversion function for enabling a general-purpose CDR circuit compatible with a continuous signal to respond at a high speed.
According to the present invention, there is provided a signal multiplexing device including a selection circuit that selects and outputs one of an input signal and at least one complementary signal of the input signal, a clock recovery circuit that adjusts a phase of a recovered clock to a timing of an output signal of the selection circuit and outputs the recovered clock in synchronism with the output signal of the selection circuit, and an identification circuit that performs identification/recovery of the output signal of the selection circuit based on the recovered clock, wherein a frequency of the recovered clock equals a frequency of the input signal, and a frequency of the complementary signal is an integral submultiple of the frequency of the recovered clock, and the selection circuit selects the complementary signal during part of a no-signal period of the input signal.
According to the present invention, there is also provided a signal multiplexing device including a clock recovery circuit that adjusts a phase of a recovered clock to a timing of an input signal and outputs the recovered clock in synchronism with the input signal, an identification circuit that performs identification/recovery of the input signal based on the recovered clock, and a selection circuit that selects and outputs one of an output signal of the identification circuit and at least one complementary signal of the output signal, wherein a frequency of the recovered clock equals a frequency of the input signal, and a frequency of the complementary signal is an integral submultiple of the frequency of the recovered clock, and the selection circuit selects the complementary signal during part of a no-signal period of the input signal.
According to the present invention, the complementary signal is multiplexed during part of the no-signal period of the input signal, and the multiplexed continuous signal is identified/recovered. This makes it possible to output recovered data as the continuous signal. Hence, in the present invention, there is no concern about considerably lowering the response speed of a general-purpose CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device. This facilitates inputting a serial data signal to a control LSI including the general-purpose CDR circuit compatible with a continuous signal. Hence, in the present invention, since the serial data signal can easily be input to the control LSI including the general-purpose CDR circuit compatible with a continuous signal, it is possible to reduce the size, cost, and power consumption of the device for a PON system and improve the transmission efficiency of the PON system. Additionally, in the present invention, since it is possible to select one of a plurality of signals for which at least one of a frequency and a signal pattern changes, the problem of operation errors of the control LSI can be avoided.
According to the present invention, the complementary signal is multiplexed on the output signal of the identification circuit during part of the no-signal period of the input signal. This makes it possible to output recovered data as a continuous signal. In the present invention, there is no concern about considerably lowering the response speed of a general-purpose CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device. Hence, in the present invention, since a serial data signal can easily be input to a control LSI including the general-purpose CDR circuit compatible with a continuous signal, it is possible to reduce the size, cost, and power consumption of the device for a PON system and improve the transmission efficiency of the PON system. Additionally, in the present invention, since it is possible to select, as a complementary signal, one of a plurality of signals for which at least one of a frequency and a signal pattern changes, the problem of operation errors of the control LSI can be avoided.
[First Embodiment]
An embodiment of the present invention will now be described with reference to the accompanying drawings.
The operation of the signal multiplexing device according to this embodiment will be described with reference to the timing charts of
The switching signal 17 necessary for switching control of the selector 1 can be supplied from a switching signal generation unit (not shown). As the switching signal generation unit, a MAC-IC that is an LSI having a PON system communication timing control function and a function of grasping the signal reception period is usable (see, for example, IEEE 802.3av standard). The switching signal 17 can also be generated using a no-signal detection circuit. The arrangement of the switching signal generation unit using the no-signal detection circuit is disclosed in, for example, Japanese Patent Laid-Open No. 3-166836.
Note that the selector 1 may select the IDLE signal 16 when the switching signal 17 is Low, as a matter of course.
The frequency of the IDLE signal 16 is preferably set to almost ½ the input data rate frequency. In this case, the IDLE signal 16 corresponds to a 0101 signal at the data rate of the input data 4 and includes pulses of the same period as the input data 4. The IDLE signal 16 can be generated by an oscillator (not shown) in synchronism with a system clock from the control LSI (MAC-IC) or a frequency divider (not shown) that divides the recovered clock 7 to ½. In addition, a pattern generation circuit (not shown) may be provided to make the IDLE signal have a specific repetitive pattern.
At a point A shown in
Details of the operation will be described below. The phase comparator 31 detects the phase difference between the multiplexed input signal and the recovered clock 7 output from the VCO 33. The LPF 32 extracts only the low-frequency component from the phase difference signal output from the phase comparator 31, and inputs it to the phase (frequency) control terminal of the VCO 33 as a control signal. The VCO 33 generates a clock in accordance with the voltage of the control signal, thereby outputting the recovered clock 7 having a frequency equal to that of the input data 4. Since the recovered clock 7 in synchronism with the IDLE signal 16 is output during the no-signal period of the input data 4, stable clock recovery can always be performed. The operation described above is the same as in the related art shown in
On the other hand, in this embodiment, since the selector 1 is arranged not inside the clock recovery circuit 30a but at the input portion of the signal multiplexing device, the input signal to the F/F 3 is the continuous signal obtained by multiplexing the IDLE signal 16 during the no-signal period of the input data 4. The F/F 3 retimes the multiplexed continuous signal at a predetermined timing of the recovered clock 7 (for example, the leading edge of the recovered clock 7), thereby outputting recovered data 6. It is therefore possible to output the recovered data 6 as a continuous signal with low jitter.
As described above, in this embodiment, the recovered data 6 as a continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
Note that the frequency of the IDLE signal 16 is not limited to ½ the input data rate frequency. The frequency need only be an integral submultiple of the input data rate frequency and may be, for example, ¼ the input data rate frequency.
[Second Embodiment]
The second embodiment of the present invention will be described next.
The G-VCO 11 includes a gate circuit capable of controlling the oscillation start timing in a normal ring oscillation circuit formed from a multistage variable delay inverter, as disclosed in literature J. Terada, et al., “Jitter-reduction and pulse-width-distortion compensation circuits for a 10 Gb/s burst-mode CDR circuit”, in 2009 IEEE International Solid-State Circuits Conference Digest, pp. 104-106, February 2009.
The operation of the signal multiplexing device according to this embodiment will be described mainly concerning the points of difference from the first embodiment.
The gating circuit 10 outputs an edge pulse that falls when the input signal makes a transition from “0” to “1” and rises after, for example, T/2 (T is the period of the input data 4), and has a width of T/2.
The phase of the recovered clock 7 output from the G-VCO 11 is controlled by the edge pulse output from the gating circuit 10. That is, the G-VCO 11 is reset and outputs “0” when an edge pulse having a value of, for example, “0” is output from the gating circuit 10, starts oscillating at the instant of ending the edge pulse output and changing the output of the gating circuit 10 to “1”, and continues oscillating during the time when the output of the gating circuit 10 is “1”. When the G-VCO 11 oscillates at a frequency equal to the data rate frequency of the input data 4, adjustment is done to make the phase of the recovered clock 7 instantaneously match the phase of the input data 4.
As described above, since the recovered clock 7 that instantaneously synchronizes with the transition of the edge pulse can be output, quick response is possible even when the relative phases of the burst signals shift, unlike the first embodiment. As in the first embodiment, when the frequency of an IDLE signal 16 is set to almost ½ the input data rate frequency, a multiplexed signal (continuous signal) formed by multiplexing the IDLE signal 16 having an almost uniform data rate frequency during the no-signal period of the input data 4 can be generated. When the IDLE signal 16 is supplied from an external oscillator having a high frequency stability, the uniformity of the frequency can easily be raised.
Multiplexing the IDLE signal 16 can be implemented by setting a switching signal 17 to be given to the selector 1 to High only during the no-signal period, as shown in
Note that the selector 1 may select the IDLE signal 16 when the switching signal 17 is Low, as described in the first embodiment.
The gating circuit 10 outputs the edge pulse when the input data 4 makes a transition from “0” to “1”. For this reason, if the phase delays by a ¼ bit relative to the first burst signal and the immediately preceding IDLE signal 16, like the second burst signal shown in
The oscillation phase of the G-VCO 11 is instantaneously controlled by the edge pulse output from the gating circuit 10. Hence, the G-VCO 11 can output the recovered clock 7 in synchronism with the burst signal and the IDLE signal 16 input in any phase from the start of these signals.
In this embodiment, the input signal to the F/F 3 (the signal at the point A shown in
As described above, in this embodiment, the recovered data 6 as a continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
Note that the frequency of the IDLE signal 16 is not limited to ½ the input data rate frequency. The frequency need only be an integral submultiple of the input data rate frequency and may be, for example, ¼ the input data rate frequency.
[Third Embodiment]
The third embodiment of the present invention will be described next.
The frequency divider 25 divides the recovered clock 7 output from the VCO 12 to ½. The frequency divider 26 divides the clock output from the frequency divider 25 to 1/32. As a result, a 1/64 frequency-divided signal of the recovered clock 7 is input to the frequency comparator 2. The frequency comparator 2 generates a voltage (frequency control signal 8) that reflects the frequency difference between the frequency of the 1/64 frequency-divided signal of the recovered clock 7 and the frequency of a reference clock 5 whose frequency is 1/64 the input data rate frequency. The frequency comparator 2 and the frequency dividers 25 and 26 thus perform closed-loop control so as to make the frequency of the frequency-divided signal of the recovered clock 7 match the frequency of the reference clock 5. The frequency control signal 8 generated by the closed-loop control is input not only to the VCO 12 but also to the frequency control terminal of the G-VCO 11a.
The VCO 12 preferably has the same circuit arrangement as that of the G-VCO 11a. Each of the G-VCO 11a and the VCO 12 includes a gate circuit capable of controlling the oscillation start timing in a normal ring oscillation circuit formed from a multistage variable delay inverter, as disclosed in, for example, literature J. Terada, et al., “Jitter-reduction and pulse-width-distortion compensation circuits for a 10 Gb/s burst-mode CDR circuit”, in 2009 IEEE International Solid-State Circuits Conference Digest, pp. 104-106, February 2009.
When the same frequency control signal 8 generated by the frequency synchronization loop is input to the frequency control terminal of the G-VCO 11a and the frequency control terminal of the VCO 12 having the above-described arrangements, the oscillation frequencies of the G-VCO 11a and the VCO 12 can be made to match the input data rate frequency. When the input data having the same data rate frequency as the clock frequency is input to the clock recovery circuit 30c whose clock frequency has been stabilized in the above-described way, quick and stable phase lock can be established even during the consecutive identical digit period.
The operation of the signal multiplexing device according to this embodiment will be described next.
The gating circuit 10 outputs an edge pulse that falls when the input signal makes a transition from “0” to “1” and rises after, for example, T/2 (T is the period of the input data 4), and has a width of T/2.
The G-VCO 11a is reset and outputs “0” when an edge pulse having a value of, for example, “0” is output from the gating circuit 10, starts oscillating at the instant of ending the edge pulse output and changing the output of the gating circuit 10 to “1”, and continues oscillating during the time when the output of the gating circuit 10 is “1”. In this way, the G-VCO 11a adjusts to make the phase of the output clock instantaneously match the phase of the input data 4.
The clock output from the G-VCO 11a in phase with the input data 4 and the recovered clock 7 that is the output of the VCO 12 itself are input to the VCO 12 in a superimposed manner. For this reason, the phase of the recovered clock 7 is adjusted so as to match the phase of the output clock of the G-VCO 11a (that is, match the phase of the input data 4). However, since the phase of the recovered clock 7 is also affected by the feedback signal of the VCO 12 itself, the influence of the output of the G-VCO 11a on the phase of the recovered clock 7 is reduced. Hence, even when the jitter of the output clock of the G-VCO 11a increases in accordance with the jitter of the input data 4, the recovered clock 7 is hardly affected by the output of the G-VCO 11a, and the jitter of the recovered clock 7 can be reduced. The ability of suppressing the jitter spells degradation in the instantaneous response characteristic to the input data 4. However, as compared to the signal multiplexing device using a PLL-type clock recovery circuit shown in
As described above, in this embodiment, since the recovered clock 7 that quickly synchronizes with the transition of the edge pulse output from the gating circuit 10 can be output, a normal operation is performed even when the relative phases of the burst signals shift, unlike the first embodiment. In this embodiment, since the ½ frequency-divided signal of the recovered clock 7 is used as the IDLE signal 27, a multiplexed signal having an almost uniform frequency can be generated by multiplexing the IDLE signal 27 during the no-signal period of the burst signal, as in the first and second embodiments. In this embodiment, since the IDLE signal 27 is extracted from the clock recovery circuit 30c, an external oscillation circuit is unnecessary, and the size and power consumption of the signal multiplexing device can be reduced.
Multiplexing the IDLE signal 27 can be implemented by setting a switching signal 17 to be given to the selector 1 to High only during the no-signal period, as shown in
The gating circuit 10 outputs the edge pulse when the input data 4 makes a transition from “0” to “1”. For this reason, if the phase delays by a ¼ bit relative to the first burst signal and the immediately preceding IDLE signal 27, like the second burst signal shown in
The oscillation phase of the VCO 12 is quickly controlled by the pulse output from the gating circuit 10 via the G-VCO 11a. Hence, the VCO 12 can output the recovered clock 7 with little jitter in synchronism with the burst signal and the IDLE signal 27 input in any phase from almost the start of these signals.
In this embodiment, the input signal to the F/F 3 (the signal at the point A shown in
As described above, in this embodiment, the recovered data 6 as a low-jitter continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
Note that the frequency of the IDLE signal 27 need only be an integral submultiple of the frequency of the recovered clock 7 (input data rate frequency).
The frequency of the reference clock 5 is not limited to 1/64 the input data rate frequency and may be 1/32 or the like. That is, when the total division ratio of the frequency dividers 25 and 26 is n (n is an integer of 2 or more), the frequency of the recovered clock 7 can be stabilized by inputting the reference clock 5 whose frequency is 1/n the input data rate frequency to the frequency comparator 2.
[Fourth Embodiment]
The fourth embodiment of the present invention will be described next.
The arrangements of the G-VCO 11a and the VCO 12 are the same as described in the third embodiment. When the same frequency control signal 8 generated by the frequency synchronization loop is input to the frequency control terminal of the G-VCO 11a and that of the VCO 12, the oscillation frequencies of the G-VCO 11a and the VCO 12 can be made to match the input data rate frequency. When the input data having the same data rate frequency as the clock frequency is input to the clock recovery circuit 30d whose clock frequency has been stabilized in the above-described way, quick and stable phase lock can be established even during the consecutive identical digit period.
The operation of the signal multiplexing device according to this embodiment will be described next.
The operations of the gating circuit 10 and the G-VCO 11a are the same as in the third embodiment, and a description thereof will be omitted.
The clock output from the G-VCO 11a in phase with the input data 4 and the recovered clock 7 that is the output of the VCO 12 itself are input to the VCO 12 in a superimposed manner. For this reason, the phase of the recovered clock 7 is adjusted so as to match the phase of the output clock of the G-VCO 11a (that is, match the phase of the input data 4). However, since the phase of the recovered clock 7 is also affected by the feedback signal of the VCO 12 itself, the influence of the output of the G-VCO 11a on the phase of the recovered clock 7 is reduced.
Additionally, in this embodiment, the buffer amplifier 14 is provided between the G-VCO 11a and the VCO 12. Since the buffer amplifier 14 attenuates the output signal of the G-VCO 11a, the influence of the G-VCO 11a on the phase of the recovered clock 7 is further reduced. As described above, when the buffer amplifier 14 is provided, the response time required for the phase lock of the recovered clock 7 becomes long. It is therefore possible to relax the abrupt phase change between the IDLE signal 28 and the burst signal.
As the IDLE signal 28, the ¼ frequency-divided signal of the recovered clock 7, which is equivalent to a 0011 signal at the data rate of the input data 4, is used. Hence, a multiplexed signal (continuous signal) formed by multiplexing the IDLE signal 28 having an almost uniform data rate frequency during the no-signal period of the input data 4 can be obtained, as shown in
The gating circuit 10 outputs the edge pulse when the input data 4 makes a transition from “0” to “1”. For this reason, if the phase delays by a ½ bit relative to the first burst signal and the immediately preceding IDLE signal 28, like the second burst signal shown in
The edge pulse output from the gating circuit 10 is input to the VCO 12 via the G-VCO 11a and the buffer amplifier 14. Since the output signal of the G-VCO 11a is attenuated by the buffer amplifier 14 and then input to the VCO 12, the phase lock establishment of the VCO 12 delays. In the example shown in
In this embodiment, the input signal to the F/F 3 (the signal at the point A shown in
By outputting the recovered data 6, in this embodiment, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit. At the same time, since the phase change of the recovered data 6 is smooth, the time required for the phase lock of the CDR circuit compatible with a continuous signal can greatly be shortened. Hence, quicker clock recovery and data recovery are possible. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and further improve the transmission efficiency of the PON system.
Note that the frequency of the IDLE signal 28 need only be an integral submultiple of the frequency of the recovered clock 7 (input data rate frequency).
The frequency of a reference clock 5 is not limited to 1/64 the input data rate frequency and may be 1/16 or the like. That is, when the total division ratio of the frequency dividers 25d and 26d is n (n is an integer of 2 or more), the frequency of the recovered clock 7 can be stabilized by inputting the reference clock 5 whose frequency is 1/n the input data rate frequency to the frequency comparator 2.
[Fifth Embodiment]
The fifth embodiment of the present invention will be described next.
Since the division ratio of the frequency divider 25 is 2, the frequency of an IDLE signal 27 is higher by twice than in the fourth embodiment. However, as in the third embodiment, a multiplexed signal formed by multiplexing the IDLE signal 27 having an almost uniform data rate frequency during the no-signal period of the burst signal can be generated.
Since the total division ratio of the frequency dividers 25 and 26e is 16, the frequency-divided signal input to a frequency comparator 2 also has a frequency 1/16 the input data rate frequency. However, when the frequency of a reference clock 5 is also set to 1/16 the input data rate frequency, the frequency comparator 2 normally operates.
In this embodiment, the attenuator 15 is provided between the output of a G-VCO 11a and the input of a VCO 12. Since the output signal of the G-VCO 11a is attenuated and then input to the VCO 12, the response time needed for phase lock of a recovered clock 7 becomes long, as in the fourth embodiment shown in
Additionally, in this embodiment, the no-signal detection circuit 40 is provided, and its detection output is used as a switching signal 29 to the selector 1. It is therefore possible to reliably detect the no-signal period even, for example, in case of a failure of the ONU which is difficult to grasp in the upper layer such as a MAC, and generate the multiplexed signal formed by multiplexing the IDLE signal 27 during the no-signal period of the burst signal. As the no-signal detection circuit 40, for example, a comparator for comparing the input data 4 and a predetermined threshold is usable. When the level of the input data 4 is equal to or lower than the threshold, the comparator determines the no-signal state and outputs the switching signal 29 of High level. The selector 1 selects and outputs the IDLE signal 27 in accordance with the switching signal 29.
In this embodiment, since the signal multiplexing device can solely execute the operation of multiplexing the IDLE signal 27 during the no-signal period of the burst signal without an external no-signal detection circuit, the degree of freedom of the connectable device can be improved, and the size and cost of the device can be reduced. Additionally, in this embodiment as well, the recovered clock 7 whose abrupt phase change is relaxed can be recovered, as in the fourth embodiment shown in
By outputting the recovered data 6, in this embodiment, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit. At the same time, since the phase change of the recovered data 6 is smooth, the time required for the phase lock of the CDR circuit compatible with a continuous signal can greatly be shortened. Hence, quicker clock recovery and data recovery are possible. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system, increase the reliability of the device, and further improve the transmission efficiency of the PON system.
[Sixth Embodiment]
The sixth embodiment of the present invention will be described next.
For example, if the signal multiplexing device according to this embodiment is designed for 10 Gbps and applied to a dual-rate-compatible OLT for 1 Gbps and 10 Gbps, a multiplexed signal needs to be generated by multiplexing an IDLE signal 27 not only during the no-signal period but also during the 1-Gbps data rate period. Assume that the output of the no-signal detection circuit 40 changes to High during the no-signal period while the bit rate determination signal 43 changes to High when the data rate is 1 Gbps or Low when the data rate is 10 Gbps. In this case, the OR circuit 41 changes the switching signal 42 to High in all periods other than the period for inputting input data 4 of 10 Gbps.
Hence, a continuous signal having a data rate uniformed to almost 10 Gbps can be generated by multiplexing the IDLE signal 27 at a point A in
As described above, in this embodiment, a signal multiplexing device compatible with a dual-rate PON system can be implemented. It is therefore possible to reduce the size, cost, and power consumption of the device and improve the transmission efficiency of the PON system.
Note that the no-signal detection circuit 40 need not always be included in the signal multiplexing device and may be provided outside the signal multiplexing device, as described in the first to fourth embodiments. For example, the output from a no-signal detection circuit incorporated in a limiting amplifier may be used.
[Seventh Embodiment]
The seventh embodiment of the present invention will be described next.
The basic operation is the same as in the third embodiment. A ½ frequency-divided signal of a recovered clock 7 is multiplexed as an IDLE signal 27 during the no-signal period so that the clock recovery circuit 30f outputs the recovered clock 7 that quickly synchronizes with the transition of the edge pulse of the signal at a point A. The F/F 3 identifies/recovers the input signal (signal at the point A) using the recovered clock 7. Hence, the continuous signal free from bit errors can be output as recovered data 6.
However, the recovered clock 7 may be unstable during the period until the frequency synchronization of the frequency synchronization loop is established immediately after power-on or the like.
Note that in this embodiment, the selector 1 selects and outputs the IDLE signal 27 when the switching signal 44 is Low, and selects and outputs input data 4 when the switching signal 44 is High. The no-signal detection circuit 40 outputs a signal of Low when the input data 4 is in the no-signal state.
If the IDLE signal 27 is continuously multiplexed during the period in which the recovered clock 7 is unstable, the frequency-divided signal of the unstable recovered clock 7 is continuously fed back. Hence, the operation of the signal multiplexing device is very unstable. This operation instability can be avoided by using the output signal of the step-out detector 9 as the switching signal 44 to the selector 1. Based on the output signal (frequency control signal 8) of a frequency comparator 2, when the frequency of the recovered clock 7 shifts from the input data rate frequency by a predetermined value (for example, 1000 ppm) or more, the step-out detector 9 outputs a signal of High. When the output signal of the step-out detector 9 is given to the selector 1 as the switching signal 44, the selector 1 selects the input data side in the no-signal state. Since selection of the unstable IDLE signal 27 can be prohibited, the operation of the signal multiplexing device can be avoided from becoming unstable immediately after power-on or the like.
The switching signal 44 to the selector 1 is generated by OR-processing the output of the step-out detector 9 and the output of the no-signal detection circuit 40. For this reason, control can be done such that the selector 1 can select the input data 4 even during the period in which a signal exist in the input data 4 in addition to the step-out period. Hence, in this embodiment, the operation of the signal multiplexing device can be avoided from becoming unstable immediately after power-on or the like. After the frequency synchronization loop has reached the steady state, the continuous signal formed by multiplexing the IDLE signal 27 during the no-signal period of the input data 4 can be output as the recovered data 6.
Note that this embodiment is not limited to the arrangement shown in
[Eighth Embodiment]
The eighth embodiment of the present invention will be described next.
In this embodiment, to avoid a case in which a recovered clock 7 becomes unstable during the period until the frequency synchronization of the frequency synchronization loop is established immediately after power-on or the like, adaptive control of the switch 20 is performed. That is, when the step-out detector 9 detects step-out of the frequency synchronization loop and outputs a signal of High, the switch 20 is turned off. When the step-out detector 9 outputs a signal of Low, the switch 20 is turned on. The switch 20 capable of on/off-controlling based on a control signal can easily be implemented by a transistor circuit or the like, as is known.
The switch 20 is controlled by the output of the step-out detector 9. This makes it possible to prevent the output of the G-VCO 11a disturbed by an unstable IDLE signal 27 from being transmitted to the VCO 12 and the frequency synchronization loop from becoming unstable even when the no-signal detection circuit 40 detects the no-signal state, and the selector 1 selects the unstable IDLE signal 27 during the frequency step-out period. On the other hand, during the period in which the frequency synchronization is established, the stable IDLE signal 27 can be multiplexed during the no-signal period of input data 4 in accordance with the output of the no-signal detection circuit 40. In this embodiment, the same effect as in the seventh embodiment can be obtained in this way.
Note that since it is only necessary to cut off unstable signal transmission to the VCO 12 during the frequency step-out period, the switch 20 may be provided between the output of a gating circuit 10 and the output of the G-VCO 11a.
In addition, this embodiment is not limited to the arrangement shown in
Note that in the seventh and eighth embodiments shown in
The frequency of a reference clock 5 is not limited to 1/64 the input data rate frequency and may be 1/32 or the like. That is, when the total division ratio of frequency dividers 25 and 26 is n (n is an integer of 2 or more), the frequency of the recovered clock 7 can be stabilized by inputting the reference clock 5 whose frequency is 1/n the input data rate frequency to a frequency comparator 2.
[Ninth Embodiment]
The ninth embodiment of the present invention will be described next.
The operation of the signal multiplexing device according to this embodiment will be described mainly concerning the points of difference from the fourth embodiment. The VCO 13 preferably has the same circuit arrangement as the G-VCO 11a or the VCO 12. The arrangements of the G-VCO 11a and the VCO 12 are the same as described in the third embodiment. The VCO 13 is designed to pull up one input terminal of a timing control gate circuit as in the G-VCO 11a and feed back the output of the VCO 13 to the other input terminal of the timing control gate circuit.
The frequency comparator 2 generates a voltage (frequency control signal 8) that reflects the frequency difference between the frequency of the 1/32 frequency-divided signal output for the frequency divider 26d and a reference clock 5 whose frequency is 1/32 the input data rate frequency, and inputs it to the frequency control terminal of the VCO 13. The frequency comparator 2 and the frequency dividers 25d and 26d thus perform closed-loop control so as to make the frequency of the frequency-divided signal of the output of the VCO 13 match the frequency of the reference clock 5.
When the same frequency control signal 8 generated by the frequency synchronization loop is input to the frequency control terminal of the G-VCO 11a, the frequency control terminal of the VCO 12, and the frequency control terminal of the VCO 13 having the above-described arrangement, the oscillation frequencies of the G-VCO 11a, the VCO 12, and the VCO 13 can be made to match the input data rate frequency. When input data 4 having the same data rate frequency as the clock frequency is input to the clock recovery circuit 30h whose clock frequency has been stabilized in the above-described way, quick and stable phase lock can be established even during the consecutive identical digit period.
As compared to the fourth embodiment shown in
In this embodiment, even when the phase abruptly changes between the IDLE signal 28 and the burst signal, as shown in the timing charts of
By outputting the recovered data 6, in this embodiment, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit. At the same time, since the phase change of the recovered data 6 is smooth, the time required for the phase lock of the CDR circuit compatible with a continuous signal can greatly be shortened. Hence, quicker clock recovery and data recovery are possible. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and further improve the transmission efficiency of the PON system.
Note that the signal multiplexing device according to this embodiment is not limited to the form shown in
The frequency of the IDLE signal 28 is not limited to ¼ the input data rate frequency (the frequency of the recovered clock 7) and need only be an integral submultiple of the input data rate frequency.
The frequency of the reference clock 5 is not limited to 1/64 the input data rate frequency and may be 1/16 or the like. That is, when the total division ratio of the frequency dividers 25d and 26d is n (n is an integer of 2 or more), the frequency of the recovered clock 7 can be stabilized by inputting the reference clock 5 whose frequency is 1/n the input data rate frequency to the frequency comparator 2.
A gating circuit 10 is not limited to that shown in the second to ninth embodiments and may output the edge pulse when the input signal makes a transition from “1” to “0”.
The signal multiplexing devices shown in the first to ninth embodiments need not always be arranged outside the control LSI and may be provided inside the control LSI. Providing the signal multiplexing device inside the control LSI makes it possible to further reduce the size, cost, and power consumption of the device.
The frequency of the recovered clock 7 is the same as the frequency of the input data 4, as shown in the first to ninth embodiments but may be an integral submultiple of the frequency of the input data 4 as needed.
In the first to ninth embodiments, a case has been described in which the no-signal section of the input data 4 is completely complemented by the IDLE signal that is the complementary signal of the input data 4. However, when the switching signal is output later than the starting point of the no-signal section, or signal switching by the selector delays, the no-signal section is only partially complemented by the IDLE signal. Even in this case, if the no-signal section remaining after the complementation is as short as several hundred ns, no problem arises in most subsequent-stage circuits, and the effects of the present invention can sufficiently be obtained.
[10th Embodiment]
The 10th embodiment of the present invention will be described next.
The operation of the signal multiplexing device according to this embodiment will be described with reference to the timing charts of
The switching signal 47 necessary for switching control of the selector 38 can be supplied from a switching signal generation unit (not shown). As the switching signal generation unit, a MAC-IC that is an LSI having a PON system communication timing control function and a function of grasping the signal reception period is usable. The switching signal 47 can also be generated using a no-signal detection circuit. The arrangement of the switching signal generation unit using the no-signal detection circuit is disclosed in, for example, Japanese Patent Laid-Open No. 3-166836.
Note that the selector 38 may select the IDLE signal 53 when the switching signal 47 is Low, as a matter of course.
The frequency of the IDLE signal 51 is preferably set to almost ½ the input data rate frequency. In this case, the IDLE signal 51 corresponds to a “0101” signal at the data rate of the input data 4 and includes pulses of the same period as the input data 4. The frequency of the IDLE signal 52 is preferably set to almost ¼ the input data rate frequency. In this case, the IDLE signal 52 corresponds to a “0011” signal at the data rate of the input data 4. The IDLE signal 51 can be generated by an external oscillator (not shown) in synchronism with a system clock from the control LSI (MAC-IC) or a frequency divider (not shown) that divides a recovered clock 7 to ½. Similarly, the IDLE signal 52 can be generated by an external oscillator or a frequency divider that divides the recovered clock 7 to ¼. In addition, a pattern generation circuit (not shown) may be provided to make the IDLE signals 51 and 52 have a specific repetitive pattern.
Details of the operation will be described below. The phase comparator 31 detects the phase difference between the input data 4 and the recovered clock 7 output from the VCO 33. The LPF 32 extracts only the low-frequency component from the phase difference signal output from the phase comparator 31, and inputs it to the phase (frequency) control terminal of the VCO 33 as a control signal. The VCO 33 generates a clock in accordance with the voltage of the control signal, thereby outputting the recovered clock 7 having a frequency equal to that of the input data 4. The F/F 3 retimes the input data 4 at a predetermined timing of the recovered clock 7 (for example, the leading edge of the recovered clock 7), thereby outputting the recovered data 6. The operation described above is the same as in the related art shown in
Additionally, in this embodiment, the selector 38 is arranged not inside the clock recovery circuit 30a but at the output portion of the signal multiplexing device. For this reason, the recovered data 19 output from the selector 38 is a continuous signal obtained by multiplexing the IDLE signal 53 during the no-signal period of the input data 4.
As described above, in this embodiment, the recovered data 19 as a continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
However, when the control LSI (MAC-IC) connected to the subsequent stage of the signal multiplexing device detects and uses the specific repetitive pattern of the recovered data 19, an operation error may occur in the control LSI due to use of only the IDLE signal 51 having the “0101” pattern. To prevent this, for example, the IDLE signal 51 is set to the “0101” signal, and the IDLE signal 52 is set to the “0011” signal, as described above, and the IDLE signal 51 or the IDLE signal 52 is selectively output by the switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. With this switching, the signal multiplexing device can be connected to a control LSI (MAC-IC) of any type and can use the optimum IDLE signal 53. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as the IDLE signal 53 to be multiplexed on the recovered data 6 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
Note that which one of the IDLE signal 51 and the IDLE signal 52 should be selected by the selector 39 is determined by the type of the control LSI of the subsequent stage. Hence, selection of the IDLE signal is fixed, and the switching need not be done during the operation of the signal multiplexing device. The user who uses the signal multiplexing device fixes the switching signal 48 to High or Low in advance in accordance with the type of the control LSI. Hence, one of the IDLE signal 51 and the IDLE signal 52 is selected by the selector 39.
[11th Embodiment]
The 11th embodiment of the present invention will be described next.
The operation of this signal multiplexing device will be described with reference to the timing charts of
The switching signal 47 necessary for switching control of the selector 18 can be supplied from a switching signal generation unit (not shown). As the switching signal generation unit, a MAC-IC that is an LSI having a PON system communication timing control function and a function of grasping the signal reception period is usable. The switching signal 47 can also be generated using a no-signal detection circuit. The arrangement of the switching signal generation unit using the no-signal detection circuit is disclosed in, for example, Japanese Patent Laid-Open No. 3-166836.
Note that the selector 18 may select the IDLE signal 53 when the switching signal 47 is Low, as a matter of course.
As in the 10th embodiment, the frequency of the IDLE signal 51 is preferably set to almost ½ the input data rate frequency. In this case, the IDLE signal 51 corresponds to a “0101” signal at the data rate of the input data 4 and includes pulses of the same period as the input data 4. The frequency of the IDLE signal 52 is preferably set to almost ¼ the input data rate frequency. In this case, the IDLE signal 52 corresponds to a “0011” signal at the data rate of the input data 4. The IDLE signal 51 can be generated by an external oscillator in synchronism with a system clock from the control LSI (MAC-IC) or a frequency divider that divides the recovered clock 7 to ½. Similarly, the IDLE signal 52 can be generated by an external oscillator or a frequency divider that divides the recovered clock 7 to ¼. In addition, a pattern generation circuit (not shown) may be provided to make the IDLE signals 51 and 52 have a specific repetitive pattern.
At a point A shown in
Details of the operation will be described below. A phase comparator 31 detects the phase difference between the multiplexed input signal and the recovered clock 7 output from a VCO 33. An LPF 32 extracts only the low-frequency component from the phase difference signal output from the phase comparator 31, and inputs it to the phase (frequency) control terminal of the VCO 33 as a control signal. The VCO 33 generates a clock in accordance with the voltage of the control signal, thereby outputting the recovered clock 7 having a frequency equal to that of the input data 4. Since the recovered clock 7 in synchronism with the IDLE signal 53 is output during the no-signal period of the input data 4, stable clock recovery can always be performed. The operation described above is the same as in the related art shown in
On the other hand, in this embodiment, since the selector 18 is arranged not inside the clock recovery circuit 30a but at the input portion of the signal multiplexing device, the input signal to the F/F 3 is the continuous signal obtained by multiplexing the IDLE signal 53 during the no-signal period of the input data 4. The F/F 3 retimes the multiplexed continuous signal at a predetermined timing of the recovered clock 7 (for example, the leading edge of the recovered clock 7), thereby outputting recovered data 6. It is therefore possible to output the recovered data 6 as a continuous signal with low jitter.
As described above, in this embodiment, the recovered data 6 as a continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
However, when the control LSI (MAC-IC) connected to the subsequent stage of the signal multiplexing device detects and uses the specific repetitive pattern of the recovered data 6, an operation error may occur in the control LSI due to use of only the IDLE signal 51 having the “0101” pattern. To prevent this, for example, the IDLE signal 51 is set to the “0101” signal, and the IDLE signal 52 is set to the “0011” signal, as described above, and the IDLE signal 51 or the IDLE signal 52 is selectively output by the switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. With this switching, the signal multiplexing device can be connected to a control LSI (MAC-IC) of any type and can use the optimum IDLE signal 53. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as the IDLE signal 53 to be multiplexed on the recovered data 6 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
[12th Embodiment]
The 12th embodiment of the present invention will be described next.
The arrangement of the gating circuit 10 is the same as that shown in
The operation of the signal multiplexing device according to this embodiment will be described mainly concerning the points of difference from the 10th embodiment.
The gating circuit 10 outputs an edge pulse that falls when the input data 4 makes a transition from “0” to “1” and rises after, for example, T/2 (T is the period of the input data 4), and has a width of T/2.
The phase of the recovered clock 7 output from the G-VCO 11 is controlled by the edge pulse output from the gating circuit 10. That is, the G-VCO 11 is reset and outputs “0” when an edge pulse having a value of, for example, “0” is output from the gating circuit 10, starts oscillating at the instant of ending the edge pulse output and changing the output of the gating circuit 10 to “1”, and continues oscillating during the time when the output of the gating circuit 10 is “1”. When the G-VCO 11 oscillates at a frequency equal to the data rate frequency of the input data 4, adjustment is done to make the phase of the recovered clock 7 instantaneously match the phase of the input data 4.
As described above, since the recovered clock 7 that instantaneously synchronizes with the transition of the edge pulse can be output, quick response is possible even when the relative phases of the burst signals shift, unlike the 10th embodiment.
The gating circuit 10 outputs the edge pulse when the input data 4 makes a transition from “0” to “1”. For this reason, if the phase delays by a ¼ bit relative to the first burst signal, like the second burst signal shown in
As in the 10th embodiment, when the frequency of the IDLE signal 53 to be multiplexed on the recovered data 6 is set to an integral submultiple, for example, ½ or ¼ the input data rate frequency, recovered data 19 that is a multiplexed signal (continuous signal) formed by multiplexing the IDLE signal 53 having an almost uniform data rate frequency during the no-signal period of the input data 4 can be generated. When the IDLE signals 51 and 52 are supplied from external oscillators having a high frequency stability, the uniformity of the frequency can easily be raised.
Multiplexing the IDLE signal 53 can be implemented by setting a switching signal 47 to be given to the selector 38 to High only during the no-signal period of the input data 4, as shown in
Note that the selector 38 may select the IDLE signal 53 when the switching signal 47 is Low, as described in the 10th embodiment.
As described above, in this embodiment, the recovered data 19 as a low-jitter continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
In this embodiment as well, for example, the IDLE signal 51 is set to the above-described “0101” signal, and the IDLE signal 52 is set to the above-described “0011” signal, and the IDLE signal 51 or the IDLE signal 52 is selectively output by a switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as the IDLE signal 53 to be multiplexed on the recovered data 6 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
[13th Embodiment]
The 13th embodiment of the present invention will be described next.
The operation of the signal multiplexing device according to this embodiment will be described mainly concerning the points of difference from the 11th embodiment.
The gating circuit 10 outputs an edge pulse that falls when the input signal makes a transition from “0” to “1” and rises after, for example, T/2 (T is the period of the input data 4), and has a width of T/2.
The phase of the recovered clock 7 output from the G-VCO 11 is controlled by the edge pulse output from the gating circuit 10. That is, the G-VCO 11 is reset and outputs “0” when an edge pulse having a value of, for example, “0” is output from the gating circuit 10, starts oscillating at the instant of ending the edge pulse output and changing the output of the gating circuit 10 to “1”, and continues oscillating during the time when the output of the gating circuit 10 is “1”. When the G-VCO 11 oscillates at a frequency equal to the data rate frequency of the input data 4, adjustment is done to make the phase of the recovered clock 7 instantaneously match the phase of the input data 4.
As described above, since the recovered clock 7 that instantaneously synchronizes with the transition of the edge pulse can be output, quick response is possible even when the relative phases of the burst signals shift, unlike the 11th embodiment.
As in the 11th embodiment, when the frequency of the IDLE signal 53 is set to an integral submultiple, for example, ½ or ¼ the input data rate frequency, a multiplexed signal (continuous signal) formed by multiplexing the IDLE signal 53 having an almost uniform data rate frequency during the no-signal period of the input data 4 can be generated. When the IDLE signals 51 and 52 are supplied from external oscillators having a very high frequency stability, the uniformity of the frequency can easily be raised.
Multiplexing the IDLE signal 53 can be implemented by setting a switching signal 47 to be given to the selector 18 to High only during the no-signal period of the input data 4, as shown in
Note that the selector 18 may select the IDLE signal 53 when the switching signal 47 is Low, as described in the 11th embodiment.
The gating circuit 10 outputs the edge pulse when the input signal makes a transition from “0” to “1”. For this reason, if the phase delays by a ¼ bit relative to the first burst signal and the immediately preceding IDLE signal 53, like the second burst signal shown in
The oscillation phase of the G-VCO 11 is instantaneously controlled by the edge pulse output from the gating circuit 10. Hence, the G-VCO 11 can output the recovered clock 7 in synchronism with the burst signal and the IDLE signal 53 input in any phase from the start of these signals.
In this embodiment, the input signal to the F/F 3 (the signal at the point A shown in
As described above, in this embodiment, the recovered data 6 as a low-jitter continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
In this embodiment as well, for example, the IDLE signal 51 is set to the above-described “0101” signal, and the IDLE signal 52 is set to the above-described “0011” signal, and the IDLE signal 51 or the IDLE signal 52 is selectively output by a switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as the IDLE signal 53 to be multiplexed on the input data 4 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
[14th Embodiment]
The 14th embodiment of the present invention will be described next.
The frequency divider 25 divides the recovered clock 7 output from the VCO 12 to ½. The frequency divider 54 divides the clock (IDLE signal 51) output from the frequency divider 25 to ½. The frequency divider 55 divides the clock (IDLE signal 52) output from the frequency divider 54 to 1/16. As a result, a 1/64 frequency-divided signal of the recovered clock 7 is input to the frequency comparator 2.
The frequency comparator 2 generates a voltage (frequency control signal 8) that reflects the frequency difference between the frequency of the 1/64 frequency-divided signal of the recovered clock 7 and the frequency of a reference clock 5 whose frequency is 1/64 the input data rate frequency. The frequency comparator 2 and the frequency dividers 25, 54, and 55 thus perform closed-loop control so as to make the frequency of the frequency-divided signal of the recovered clock 7 match the frequency of the reference clock 5. The frequency control signal 8 generated by the closed-loop control is input not only to the VCO 12 but also to the frequency control terminal of the G-VCO 11a.
The arrangements of the G-VCO 11a and the VCO 12 are the same as shown in
The operation of the signal multiplexing device according to this embodiment will be described next.
The gating circuit 10 outputs an edge pulse that falls when the input data 4 makes a transition from “0” to “1” and rises after, for example, T/2 (T is the period of the input data 4), and has a width of T/2.
The G-VCO 11a is reset and outputs “0” when an edge pulse having a value of, for example, “0” is output from the gating circuit 10, starts oscillating at the instant of ending the edge pulse output and changing the output of the gating circuit 10 to “1”, and continues oscillating during the time when the output of the gating circuit 10 is “1”. In this way, the G-VCO 11a adjusts to make the phase of the output clock instantaneously match the phase of the input data 4.
The clock output from the G-VCO 11a in phase with the input data 4 and the recovered clock 7 that is the output of the VCO 12 itself are input to the VCO 12 in a superimposed manner. For this reason, the phase of the recovered clock 7 is adjusted so as to match the phase of the output clock of the G-VCO 11a (that is, match the phase of the input data 4). However, since the phase of the recovered clock 7 is also affected by the feedback signal of the VCO 12 itself, the influence of the output of the G-VCO 11a on the phase of the recovered clock 7 is reduced. Hence, even when the pulse width of the output clock of the G-VCO 11a varies in accordance with the jitter of the input data 4, the recovered clock 7 is hardly affected by the output of the G-VCO 11a, and the jitter of the recovered clock 7 can be reduced. The ability of suppressing the jitter spells degradation in the instantaneous response characteristic to the input data 4. However, as compared to the signal multiplexing device using a PLL-type clock recovery circuit shown in
As described above, in this embodiment, since the recovered clock 7 that quickly synchronizes with the transition of the edge pulse output from the gating circuit 10 can be output, a normal operation is performed even when the relative phases of the burst signals shift, unlike the 10th embodiment. In this embodiment, since the ½ frequency-divided signal of the recovered clock 7 is used as the IDLE signal 51, and the ¼ frequency-divided signal of the recovered clock 7 is used as the IDLE signal 52, the recovered data 19 that is a multiplexed signal (continuous signal) formed by multiplexing the IDLE signal 53 having an almost uniform data rate frequency during the no-signal period of the input data 4 can be generated, as in the 10th embodiment. In this embodiment, since the IDLE signals 51 and 52 are extracted from the clock recovery circuit 30i, an external oscillation circuit is unnecessary, and the size and power consumption of the signal multiplexing device can be reduced.
Multiplexing the IDLE signal 53 can be implemented by setting a switching signal 47 to be given to the selector 38 to High only during the no-signal period of the input data 4, as shown in
The gating circuit 10 outputs the edge pulse when the input data 4 makes a transition from “0” to “1”. For this reason, if the phase delays by a ¼ bit relative to the first burst signal and the immediately preceding IDLE signal 53, like the second burst signal shown in
The oscillation phase of the VCO 12 is quickly controlled by the pulse output from the gating circuit 10 via the G-VCO 11a. Hence, the VCO 12 can output the recovered clock 7 with little jitter in synchronism with the burst signal and the IDLE signal 53 input in any phase from almost the start of these signals. Hence, even when the no-signal period exists in the input data 4, the operation never becomes unstable, unlike the PLL-type clock recovery circuit 30a as described in the 10th embodiment.
Additionally, in this embodiment, the selector 38 is arranged not inside the clock recovery circuit 30i but at the output portion of the signal multiplexing device. For this reason, the recovered data 19 output from the selector 38 is a continuous signal obtained by multiplexing the IDLE signal 53 during the no-signal period of the input data 4.
As described above, in this embodiment, the recovered data 19 as a low-jitter continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
In this embodiment as well, the IDLE signal 51 is set to the above-described “0101” signal, and the IDLE signal 52 is set to the above-described “0011” signal, and the IDLE signal 51 or the IDLE signal 52 is selectively output by a switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as the IDLE signal 53 to be multiplexed on the input data 4 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
[15th Embodiment]
The 15th embodiment of the present invention will be described next.
The frequency divider 25 divides the recovered clock 7 output from the VCO 12 to ½. The frequency divider 54 divides the clock (IDLE signal 51) output from the frequency divider 25 to ½. The frequency divider 55 divides the clock (IDLE signal 52) output from the frequency divider 54 to 1/16. As a result, a 1/64 frequency-divided signal of the recovered clock 7 is input to the frequency comparator 2.
The frequency comparator 2 generates a voltage (frequency control signal 8) that reflects the frequency difference between the frequency of the 1/64 frequency-divided signal of the recovered clock 7 and the frequency of a reference clock 5 whose frequency is 1/64 the input data rate frequency. The frequency comparator 2 and the frequency dividers 25, 54, and 55 thus perform closed-loop control so as to make the frequency of the frequency-divided signal of the recovered clock 7 match the frequency of the reference clock 5. The frequency control signal 8 generated by the closed-loop control is input not only to the VCO 12 but also to the frequency control terminal of the G-VCO 11a.
The arrangements of the G-VCO 11a and the VCO 12 are the same as described in the 14th embodiment. When the same frequency control signal 8 generated by the frequency synchronization loop is input to the frequency control terminal of the G-VCO 11a and the frequency control terminal of the VCO 12, the oscillation frequencies of the G-VCO 11a and the VCO 12 can be made to match the input data rate frequency. When input data 4 having the same data rate frequency as the clock frequency is input to the clock recovery circuit 30i whose clock frequency has been stabilized in the above-described way, quick and stable phase lock can be established even during the consecutive identical digit period.
The operation of the signal multiplexing device according to this embodiment will be described next.
The operations of the gating circuit 10 and the G-VCO 11a are the same as in the 14th embodiment, and a description thereof will be omitted.
The clock output from the G-VCO 11a in phase with the input data 4 and the recovered clock 7 that is the output of the VCO 12 itself are input to the VCO 12 in a superimposed manner. For this reason, the phase of the recovered clock 7 is adjusted so as to match the phase of the output clock of the G-VCO 11a (that is, match the phase of the input data 4). However, since the phase of the recovered clock 7 is also affected by the feedback signal of the VCO 12 itself, the influence of the output of the G-VCO 11a on the phase of the recovered clock 7 is reduced. Hence, even when the pulse width of the output clock of the G-VCO 11a varies in accordance with the jitter of the input data 4, the recovered clock 7 is hardly affected by the output of the G-VCO 11a, and the jitter of the recovered clock 7 can be reduced. The ability of suppressing the jitter spells degradation in the instantaneous response characteristic to the input data 4. However, as compared to the signal multiplexing device using a PLL-type clock recovery circuit shown in
As described above, in this embodiment, since the recovered clock 7 that quickly synchronizes with the transition of the edge pulse output from the gating circuit 10 can be output, a normal operation is performed even when the relative phases of the burst signals shift, unlike the 11th embodiment. In this embodiment, since the ½ frequency-divided signal of the recovered clock 7 is used as the IDLE signal 51, and the ¼ frequency-divided signal of the recovered clock 7 is used as the IDLE signal 52, a multiplexed signal having an almost uniform frequency can be generated by multiplexing the IDLE signal 53 during the no-signal period of the input data 4, as in the 11th embodiment. In this embodiment, since the IDLE signals 51 and 52 are extracted from the clock recovery circuit 30i, an external oscillation circuit is unnecessary, and the size and power consumption of the signal multiplexing device can be reduced.
Multiplexing the IDLE signal 53 can be implemented by setting a switching signal 47 to be given to the selector 18 to High only during the no-signal period of the input data 4, as shown in
The gating circuit 10 outputs the edge pulse when the input signal makes a transition from “0” to “1”. For this reason, if the phase delays by a ¼ bit relative to the first burst signal and the immediately preceding IDLE signal 53, like the second burst signal shown in
The oscillation phase of the VCO 12 is quickly controlled by the pulse output from the gating circuit 10 via the G-VCO 11a. Hence, the VCO 12 can output the recovered clock 7 with little jitter in synchronism with the burst signal and the IDLE signal 53 input in any phase from almost the start of these signals.
In this embodiment, the input signal to the F/F 3 (the signal at the point A shown in
As described above, in this embodiment, the recovered data 6 as a low-jitter continuous signal having an almost constant frequency can be generated. For this reason, even when a general-purpose CDR circuit compatible with a continuous signal is connected to the subsequent stage of the signal multiplexing device, there is no concern about frequency step-out of the CDR circuit, and the CDR circuit compatible with a continuous signal can complete clock recovery and data recovery within its phase lock time. Additionally, in this embodiment, the signal multiplexing device has an identification/recovery function for the input data 4. For this reason, the distance between the optical receiving device and the CDR circuit compatible with a continuous signal can be increased even when transmitting a high-speed signal, and the degree of freedom of the device arrangement can be improved.
Furthermore, the signal multiplexing device according to this embodiment serves as a means for transferring a continuous signal between the optical receiving device and the CDR circuit compatible with a continuous signal. Hence, capacitive coupling with the CDR circuit is possible, and the signal multiplexing device can easily be connected to a CDR circuit of different DC level. As described above, in this embodiment, a means capable of multiplexing a burst signal and an IDLE signal can be provided by a simple arrangement, and serial data can directly be input to a control LSI including a general-purpose CDR circuit compatible with a continuous signal. It is therefore possible to reduce the size, cost, and power consumption of the device for the PON system and improve the transmission efficiency of the PON system.
In this embodiment as well, the IDLE signal 51 is set to the above-described “0101” signal, and the IDLE signal 52 is set to the above-described “0011” signal, and the IDLE signal 51 or the IDLE signal 52 is selectively output by a switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as the IDLE signal 53 to be multiplexed on the input data 4 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
[16th Embodiment]
The 16th embodiment of the present invention will be described next.
The frequency divider 25 divides a clock 7 output from the VCO 13 to ½. The frequency divider 54 divides the clock (IDLE signal 51) output from the frequency divider 25 to ½. The frequency divider 55 divides the clock (IDLE signal 52) output from the frequency divider 54 to 1/16. As a result, a 1/64 frequency-divided signal of the output clock of the VCO 13 is input to the frequency comparator 2.
The frequency comparator 2 generates a voltage (frequency control signal 8) that reflects the frequency difference between the frequency of the 1/64 frequency-divided signal of the output clock of the VCO 13 and the frequency of a reference clock 5 whose frequency is 1/64 the input data rate frequency. The frequency comparator 2 and the frequency dividers 25, 54, and 55 thus perform closed-loop control so as to make the frequency of the frequency-divided signal of the output clock of the VCO 13 match the frequency of the reference clock 5. The frequency control signal 8 generated by the closed-loop control is input not only to the VCO 13 but also to the frequency control terminal of a G-VCO 11a and the frequency control terminal of a VCO 12.
The VCO 13 preferably has the same circuit arrangement as the G-VCO 11a or the VCO 12. The arrangements of the G-VCO 11a and the VCO 12 are the same as described in the 14th embodiment. The VCO 13 is designed to pull up one input terminal of a timing control gate circuit as in the G-VCO 11a and feed back the output of the VCO 13 to the other input terminal of the timing control gate circuit.
When the same frequency control signal 8 generated by the frequency synchronization loop is input to the frequency control terminal of the G-VCO 11a, the frequency control terminal of the VCO 12, and the frequency control terminal of the VCO 13 having the above-described arrangement, the oscillation frequencies of the G-VCO 11a, the VCO 12, and the VCO 13 can be made to match the input data rate frequency. When input data 4 having the same data rate frequency as the clock frequency is input to the clock recovery circuit 30j whose clock frequency has been stabilized in the above-described way, quick and stable phase lock can be established even during the consecutive identical digit period.
Additionally, in this embodiment, as compared to the 14th embodiment shown in
As described above, in this embodiment, the frequency synchronization can be maintained independently of the input data 4. For this reason, a normal operation can be performed even when a signal other than the desired data rate is mixed in the input data 4, unlike the 14th embodiment.
The oscillation phases of the G-VCO 11a and the VCO 12 are controlled by the edge pulse output from the gating circuit 10. Hence, when the phase of the second burst signal delays by a ¼ bit, and a signal having a frequency different from the desired input data rate frequency, for example, a signal of 1 Gbps is mixed between the second burst signal and the third burst signal, as shown in
On the other hand, in this embodiment, the frequency-divided signal of the recovered clock 7 is not input to the frequency comparator 2, and the frequency synchronization loop is disconnected from the edge pulse path, unlike the 14th embodiment. For this reason, even when a signal having a frequency different from the desired data rate frequency is mixed in the input data 4, the frequency control signal 8 does not change. Hence, when the burst signal of the desired data rate is input after the 1-Gbps signal, as shown in
When the optical receiving device outputs noise during the no-signal period of the input data 4, the oscillation frequencies of the G-VCO 11a and the VCO 12 may shift. In this embodiment, however, since the stable frequency synchronization can be maintained, a normal operation can be performed.
In this embodiment as well, the IDLE signal 51 is set to the above-described “0101” signal, and the IDLE signal 52 is set to the above-described “0011” signal, and the IDLE signal 51 or the IDLE signal 52 is selectively output by a switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as the IDLE signal 53 to be multiplexed on the input data 4 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
[17th Embodiment]
The 17th embodiment of the present invention will be described next.
The frequency comparator 2 generates a voltage (frequency control signal 8) that reflects the frequency difference between the frequency of the 1/64 frequency-divided signal of the output clock of the VCO 13 and the frequency of a reference clock 5 whose frequency is 1/64 the input data rate frequency. The frequency comparator 2 and the frequency dividers 25, 54, and 55 thus perform closed-loop control so as to make the frequency of the frequency-divided signal of the output clock of the VCO 13 match the frequency of the reference clock 5. The frequency control signal 8 generated by the closed-loop control is input not only to the VCO 13 but also to the frequency control terminal of a G-VCO 11a and the frequency control terminal of a VCO 12.
The VCO 13 preferably has the same circuit arrangement as the G-VCO 11a or the VCO 12. The arrangements of the G-VCO 11a and the VCO 12 are the same as described in the 14th embodiment. The arrangement of the VCO 13 is the same as described in the 16th embodiment. When the same frequency control signal 8 generated by the frequency synchronization loop is input to the frequency control terminal of the G-VCO 11a, the frequency control terminal of the VCO 12, and the frequency control terminal of the VCO 13, the oscillation frequencies of the G-VCO 11a, the VCO 12, and the VCO 13 can be made to match the input data rate frequency.
Additionally, in this embodiment, as compared to the 15th embodiment shown in
The oscillation phases of the G-VCO 11a and the VCO 12 are controlled by the edge pulse output from a gating circuit 10. Hence, when a large amount of jitter is mixed in the input data 4, the oscillation frequencies of the G-VCO 11a and the VCO 12 apparently increase/decrease. Hence, when the frequency-divided signal of the recovered clock 7 output from the VCO 12 is input to the frequency comparator 2, the frequency control signal 8 changes in accordance with the frequency difference between the reference clock 5 and the frequency-divided signal.
On the other hand, in this embodiment, the frequency synchronization can be maintained independently of the input data 4, unlike the 15th embodiment. For this reason, even when a large amount of jitter is mixed in the input data 4, the frequency control signal 8 does not change, and the low-jitter recovered clock 7 and recovered data 6 can be output.
In this embodiment as well, the IDLE signal 51 is set to the above-described “0101” signal, and the IDLE signal 52 is set to the above-described “0011” signal, and the IDLE signal 51 or the IDLE signal 52 is selectively output by a switching signal 48 in accordance with the type of the control LSI connected to the subsequent stage of the signal multiplexing device, thereby avoiding the problem of operation errors of the control LSI. Especially when there is no concern about operation errors, the “0101” signal having a high frequency component is preferably used as an IDLE signal 53 to be multiplexed on the input data 4 to speed up the CDR circuit compatible with a continuous signal and connected to the subsequent stage of the signal multiplexing device.
[18th Embodiment]
The 18th embodiment of the present invention will be described next.
As described in the 14th embodiment, the phase of a recovered clock 7 that is the output of the VCO 12 is adjusted so as to match the phase of the output clock of the G-VCO 11a (that is, match the phase of input data 4). However, since the phase of the recovered clock 7 is also affected by the feedback signal of the VCO 12 itself, the influence of the output of the G-VCO 11a on the phase of the recovered clock 7 is reduced. In this embodiment, the buffer amplifier 14 is provided between the G-VCO 11a and the VCO 12. Since the buffer amplifier 14 attenuates the output signal of the G-VCO 11a, the influence of the G-VCO 11a on the phase of the recovered clock 7 is further reduced.
Hence, in this embodiment, even when the jitter of the output clock of the G-VCO 11a increases in accordance with the jitter of the input data 4, the VCO 12 hardly affected, and the jitter of the recovered clock 7 can be reduced. In this embodiment, the buffer amplifier 14 is applied to the 14th embodiment. However, it may be applied to the sixth to 17th embodiments.
[19th Embodiment]
The 19th embodiment of the present invention will be described next.
[20th Embodiment]
The 20th embodiment of the present invention will be described next.
[21st Embodiment]
The 21st embodiment of the present invention will be described next.
Note that in the 10th to 21st embodiments, the frequency of the IDLE signal 51 is not limited to ½ the input data rate frequency. Similarly, the frequency of the IDLE signal 52 is not limited to ¼ the input data rate frequency. The types of the IDLE signals 51 and 52 are not limited to the two types. However, when a signal having the data rate frequency such as the output clock itself of the VCO 13 is used as the IDLE signal 51 or 52, the signal corresponds to a “01” signal at a data rate twice the input data rate. For this reason, the frequency exceeds the effective band of the circuit, and distortion and jitter may occur in the waveform. In addition, the operation of the CDR circuit compatible with a continuous signal at the subsequent stage may be unstable. Hence, the frequency of the IDLE signal 51 or 52 need only be 1/N (N is an integer of 2 or more) the input data rate frequency.
The gating circuit 10 is not limited to that shown in the 12th to 21st embodiments and may output the edge pulse when the input signal makes a transition from “1” to “0”.
In the 14th to 21st embodiments, the frequency of the reference clock 5 is not limited to 1/64 the input data rate frequency and may be 1/32 or the like. That is, when the total division ratio of the frequency dividers 25, 54, and 55 is n (n is an integer of 2 or more), the frequency of the recovered clock 7 can be stabilized by inputting the reference clock 5 whose frequency is 1/n the input data rate frequency to the frequency comparator 2.
The signal multiplexing devices shown in the 10th to 21st embodiments need not always be arranged outside the control LSI and may be provided inside the control LSI. Providing the signal multiplexing device inside the control LSI makes it possible to further reduce the size, cost, and power consumption of the device.
In the 10th to 21st embodiments, a case has been described in which the no-signal section of the input data 4 is completely complemented by the IDLE signal that is the complementary signal. However, when the switching signal is output later than the starting point of the no-signal section, or signal switching by the selector delays, the no-signal section is only partially complemented by the IDLE signal. Even in this case, if the no-signal section remaining after the complementation is as short as several hundred ns, no problem arises in most subsequent-stage circuits, and the effects of the present invention can sufficiently be obtained.
[22nd Embodiment]
The 22nd embodiment of the present invention will be described next.
[23rd Embodiment]
The 23rd embodiment of the present invention will be described next.
The present invention is applicable to a signal multiplexing device for multiplexing a complementary signal on a burst signal, or a signal conditioner.
1, 18, 38, 39, 46, 56, 58 . . . selector, 2 . . . frequency comparator, 3 . . . flip-flop circuit, 4 . . . input data, 5 . . . reference clock, 6, 19 . . . recovered data, 7 . . . recovered clock, 8 . . . frequency control signal, 9 . . . step-out detector, 10 . . . gating circuit, 11, 11a . . . gated voltage controlled oscillator, 12, 13, 33 . . . voltage controlled oscillator, 14 . . . buffer amplifier, 15 . . . attenuator, 16, 27, 28, 51, 52, 53 . . . IDLE signal, 17, 29, 42, 44, 45, 47, 48, 57 . . . switching signal, 20 . . . switch, 25, 25d, 26, 26d, 26e, 54, 55 . . . frequency divider, 30a, 30b, 30c, 30d, 30e, 30f, 30g, 30h, 30i, 30j, 30k, 30m, 30n, 30o . . . clock recovery circuit, 31 . . . phase comparator, 32 . . . low pass filter, 32 . . . voltage controlled oscillator, 40 . . . no-signal detection circuit, 41 . . . OR circuit, 43 . . . bit rate determination signal
Ohtomo, Yusuke, Kamitsuna, Hideki, Katsurai, Hiroaki
Patent | Priority | Assignee | Title |
11646862, | Oct 24 2018 | THINE ELECTRONICS, INC | Reception device and transmission and reception system |
Patent | Priority | Assignee | Title |
20020033738, | |||
20030093703, | |||
20070121772, | |||
20130294464, | |||
CN1897583, | |||
JP11214991, | |||
JP2008227786, | |||
JP3166836, | |||
JP7030532, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 20 2012 | Nippon Telegraph and Telephone Corporation | (assignment on the face of the patent) | / | |||
Jun 17 2013 | KATSURAI, HIROAKI | Nippon Telegraph and Telephone Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030830 | /0962 | |
Jun 17 2013 | KAMITSUNA, HIDEKI | Nippon Telegraph and Telephone Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030830 | /0962 | |
Jun 17 2013 | OHTOMO, YUSUKE | Nippon Telegraph and Telephone Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030830 | /0962 |
Date | Maintenance Fee Events |
Jan 07 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 05 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 14 2018 | 4 years fee payment window open |
Jan 14 2019 | 6 months grace period start (w surcharge) |
Jul 14 2019 | patent expiry (for year 4) |
Jul 14 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 14 2022 | 8 years fee payment window open |
Jan 14 2023 | 6 months grace period start (w surcharge) |
Jul 14 2023 | patent expiry (for year 8) |
Jul 14 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 14 2026 | 12 years fee payment window open |
Jan 14 2027 | 6 months grace period start (w surcharge) |
Jul 14 2027 | patent expiry (for year 12) |
Jul 14 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |