A method for fabricating a heterojunction field-effect transistor includes implanting p-type dopants form an implanted area in a first layer of iii-V semiconductor alloy, removing an upper part of the first layer and of the implanted area by maintaining vapor phase epitaxy conditions, stopping the removal when the density of the dopant at the upper face of the implanted area is maximal, forming a second layer of iii-V semiconductor alloy by vapor phase epitaxy on the implanted area and on the first layer, forming a third layer of iii-V semiconductor alloy by vapor phase epitaxy in order to form an electron gas layer at the interface between the third layer and the second layer, and forming a control gate on the third layer plumb with the implanted area.
|
1. A method for fabricating a heterojunction field-effect transistor, said method comprising:
implanting p-type dopants in order to form an implanted area in a first layer of a iii-V semiconductor alloy,
removing an upper part of said first layer and of said implanted area by maintaining vapor phase epitaxy conditions,
stopping said removing when a density of said p-type dopants at an uppermost face of said implanted area is maximal,
forming a second layer of a iii-V semiconductor alloy by vapor phase epitaxy on said implanted area and on said first layer,
forming a third layer of a iii-V semiconductor alloy by vapor phase epitaxy in order to form an electron gas layer at an interface between said third layer and said second layer, and
forming a control gate on said third layer plumb with said implanted area.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
|
Under 35 USC 119, this application claims the benefit of the priority date of French Patent Application 1261208, filed Nov. 26, 2012, the content of which is herein incorporated by reference.
The invention relates to high-electron mobility transistors based on the presence of heterojunctions, and in particular to the fabrication of enhancement mode transistors of this type.
Higher performance is being or will be required from many current or future electronic applications, especially vehicle-borne electronics intended for cars and ground-based means of transportation, aeronautical and medical systems or in-home automation solutions, for example. These applications for the most part require high-power switches (typically switching between 500 V and several kilovolts, with currents most often between 10 and 200 A) functioning in frequency ranges often above one megahertz.
Historically, high-frequency power switches have for a long time used field-effect transistors based on a semiconductor channel, most often made of silicon. At lower frequencies, junction transistors (thyristors, etc.) are preferred because they are able to withstand higher current densities. However, because of the relatively limited breakdown voltage of each of these transistors, power applications require many transistors to be connected in series, or wider transistors to be used, thereby resulting in a higher on-resistance. These series transistors generate substantial losses, both in the steady-state and switching regimes.
An alternative for power switches, especially high-frequency power switches, is the use of high-electron mobility transistors (HEMTs), also denoted by the term hetero-structure field-effect transistors (HFETs). Such transistors include a superposition of two semiconductor layers having different bandgaps and forming a quantum well at their interface. Electrons are confined to this quantum well and form a two-dimensional electron gas. For reasons of high-voltage and temperature withstand, these transistors are chosen to have a wide bandgap.
Among wide bandgap HEMTs, transistors based on gallium nitride are very promising. The width of their bandgap results in a higher avalanche voltage, compared to conventional electronic materials (Si, SiGe, GaAs, InP), in a high carrier saturation velocity, and in good thermal and chemical stability (enabling use in extreme environments). The breakdown field of gallium nitride (GaN) may thus be higher than 3×106 V/cm, thereby easily allowing transistors with breakdown voltages higher than 100 V to be produced (300 nm of GaN is sufficient). In addition, such transistors allow very high current densities to be obtained with lower resistive losses because of the very high electron mobility of the interface gas.
For certain applications, especially with a view to isolating a circuit in case of a malfunction of a control system, enhancement mode transistors are used, i.e. transistors with a positive switching threshold voltage, so that the transistor remains turned off in the absence of a control signal.
Because of the intrinsically conductive nature of the electron gas layer formed between a source and drain, it is technologically easier to produce a depletion mode heterojunction transistor. However, a number of fabrication processes have been developed with a view to forming enhancement mode heterojunction transistors.
According to a first approach, a layer of binary III-nitride is produced by epitaxy, then a layer of ternary III-nitride is produced by epitaxy to form an electron gas layer at the interface between these nitrides, then a p-type dopant such as Mg is implanted into the binary layer. Once the dopant implantation has been activated, the electric field generated by the implanted area allows an insulating zone to be created vertically above it, at the interface between the binary nitride layer and the ternary nitride layer. Thus, the conduction channel in the electron gas layer is depleted until a positive threshold voltage is achieved. However, it has been observed that such implantation creates defects in the structure (above all in the channel, the on-resistance of which is then increased), and that control of the implantation is imperfect, resulting in dopants being implanted in the channel (thereby further increasing its on-resistance).
According to a second approach, document WO 2005/070009 describes a fabrication process in which:
However, the transistor thus obtained has drawbacks. Specifically, the strength of the field generated by the implanted area in the electron gas is poorly controlled. Hence, the threshold voltage of the transistor is also poorly controlled.
The invention aims to solve one or more of these drawbacks. The invention thus relates to a process for fabricating a heterojunction field-effect transistor, comprising steps of:
As one variant, the removal step is carried out in the presence of ammonia vapor, hydrogen or a mixture of both.
As another variant, the removal step is carried out by maintaining vapor phase epitaxy conditions for a length of time between 30 seconds and 60 minutes.
As another variant, the implanted area is formed with a thickness between 5 and 100 nm in the first layer.
As yet another variant, the removal step includes removing at least 2 nm of the upper part of the implanted area.
As one variant, the density of the dopant at the upper side of the implanted area is between 1×1018 and 1×1021 cm-3.
As another variant, the second layer is formed with a thickness between 5 and 50 nm.
As another variant, the first layer and the second layer mainly include a binary nitride alloy.
As yet another variant, the binary nitride alloy is GaN.
As one variant, the third layer mainly includes a ternary nitride alloy.
As another variant, the ternary nitride alloy is AlGaN.
As another variant, the removal step is carried out at a temperature at least equal to 800° C.
As yet another variant, the dopants of the formed implanted area are chosen from the group comprising Mg, Zn, C, and Fe.
As one variant, the dopants are implanted by ion implantation.
As another variant, the implanted area is activated at least partially during the removal step.
Other features and advantages of the invention will become more clearly apparent from the description thereof given below by way of completely non-limiting examples, and with reference to the appended drawings, in which:
In
The substrate 2 may be an insulator, or a semiconductor such as intrinsic or doped silicon. The substrate 2 will possibly, for example, be (111)-oriented silicon. The substrate 2 may also be made of silicon carbide or sapphire. The substrate 2 may typically have a thickness of about 650 μm.
The buffer layer 3 deposited on the substrate 2 serves as an intermediary between this substrate and the first layer 4 of III-V semiconductor alloy, in order to allow lattice matching between the substrate 2 and this layer 4 and to limit mechanical stresses in this layer 4.
The layer 4 may typically have a thickness between 100 nm and 4 μm. The layer 4 may be formed by epitaxy on the buffer layer 3. The layer 4 is typically made of a III-nitride alloy, such as a binary III-nitride alloy, for example GaN.
In
In
In
In
The implantation creates, for example, an implanted area 81 having a Gaussian dopant density distribution along its depth. Other implantation density profiles may be obtained depending on the parameters of the implantation process. The depth to which the removal of the upper part of the implanted area 81 extends is determined by the parameters of the implantation. Specifically, the implantation parameters may be used to set the depth in the implanted area 81 at which the implantation creates a maximal dopant density. The implantation parameters will possibly, for example, be defined so that the maximal dopant density is located at a depth of 10 nm in the implanted area 81. The step of maintaining the vapor phase epitaxy conditions will advantageously be carried out for a length of time between 30 seconds and 60 minutes, for example at a temperature of 1050° C., for example in the presence of ammonia and/or hydrogen. Typically, at least 2 nm of the upper part of the implanted area 81 is removed. The removal step may serve, at least partially, as an annealing step for activating the implanted dopants, and to remove certain impurities located on the surface of the layer 4.
After the removal, the layer 4 forms a lower semiconductor layer 41. In
The layer 42 may be made of the same material (for example a III-nitride alloy) as the layer 41, in order to promote defectless epitaxy of this layer 42, and to prevent undesirable effects on the operation of the transistor 1. The thickness of the deposition of the layer 42 is advantageously between 5 and 50 nm. The thickness of the deposition of the layer 42 is very well controlled by way of a vapor phase epitaxy deposition process. Via this control of the thickness of the layer 42, which ensures the precision of the electric field generated by the implanted area 81 in the future electron gas layer, the precision of the control of the threshold voltage of the transistor 1 is guaranteed.
In
An insulating zone 51 is formed in the layer 5, plumb with the implanted area 81. This zone 51 is made insulating by the presence of the electric field generated by the p-type dopants of the implanted area 81. The transistor 1 is therefore turned off in the absence of a control signal applied to the gate.
The epitaxial deposition process used to form the second layer 42 and the third layer 6 may typically be a hydride vapor phase epitaxy (HVPE) or metal organic chemical vapor deposition (MOCVD) epitaxial process. These processes are typically carried out in the presence of ammonia vapor or hydrogen, or a mixture of both. When the unfinished transistor 1 is maintained under such epitaxy conditions, in the absence of addition of new epitaxial materials, removal of the upper part of the first layer 4 gradually takes place via sublimation of the material of this layer. The epitaxy conditions will be adapted to the semiconductors making up the layers 4 and 6 so that these conditions facilitate the removal step. For a nitride layer 4, the temperature of these epitaxy conditions will typically be above 800° C., or even above 900° C. For a layer 4 made of another type of III-V semiconductor, such as GaAs or InP, the epitaxy temperature will typically be above 500° C. The higher the temperature of the epitaxy conditions, the higher the removal rate.
It will furthermore be noted that the epitaxy conditions of the layers 42 and 6 allow the implanted area 81 to be activated. The activation anneal of the dopants of the implanted area 81 is generally carried out at a temperature between 800° C. and 1500° C. for the nitrides (between 500° C. and 900° C. for other types of III-V semiconductors), with an anneal time that depends on this temperature. Thus, it is not necessary to carry out an additional activation of the implanted area 81 after the electron gas layer 5 has been formed. Thus, an additional anneal, which is a factor contributing to the degradation of the unfinished transistor 1, is avoided.
In
Relative to a process implementing implantation through the electron gas layer, electron mobility in the zone 51 is increased, and the on-resistance of the transistor 1 in the on-state is reduced.
The sacrificial layer 84 is deposited so that its thickness corresponds to the implantation depth at which a peak p-type dopant density is obtained for the implanted area 81, as illustrated in the example in
As illustrated in
An appropriate metal may be chosen for the material of the sacrificial layer 84 so that ions of this metal migrate into the layer 4 during the implantation, in order to form additional p-type dopants. These ions may be activated in the layer 4 during the same annealing step used to activate the implanted p-type dopants.
The variant described with reference to
In the examples described above, the layers 4 and 6 are made of III-nitrides. Other semiconductor alloys chosen from the III-V semiconductor alloys may also be used for layers 4 and 6. It may, for example, be envisaged to form the layers 4 or 6 from InP or GaAs.
It is also possible to adapt the fabrication process to a first semiconductor layer 4 made of silicon-germanium. Thus, it is possible to implant p-type dopants in such a layer, and then remove a top part of this layer by maintaining it under vapor phase epitaxy conditions.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5243207, | Mar 15 1991 | Texas Instruments Incorporated | Method to integrate HBTs and FETs |
5349214, | Sep 13 1993 | Apple Inc | Complementary heterojunction device |
6710379, | Jul 14 2000 | Northrop Grumman Systems Corporation | Fully relaxed channel HEMT device |
7382001, | Jan 23 2004 | Infineon Technologies Americas Corp | Enhancement mode III-nitride FET |
8420421, | Nov 12 2010 | National Chiao Tung University | Method for fabricating a GaN-based thin film transistor |
20060124960, | |||
20090050938, | |||
20100025730, | |||
20120122281, | |||
20150035010, | |||
JPO2013122176, | |||
WO2005070009, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 26 2013 | Commissariat a l'Energie Atomique et aux Energies Alternatives | (assignment on the face of the patent) | / | |||
Nov 28 2013 | CHARLES, MATTHEW | Commissariat a l Energie Atomique et aux Energies Alternatives | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031905 | /0694 |
Date | Maintenance Fee Events |
Feb 01 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 26 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 04 2018 | 4 years fee payment window open |
Feb 04 2019 | 6 months grace period start (w surcharge) |
Aug 04 2019 | patent expiry (for year 4) |
Aug 04 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 04 2022 | 8 years fee payment window open |
Feb 04 2023 | 6 months grace period start (w surcharge) |
Aug 04 2023 | patent expiry (for year 8) |
Aug 04 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 04 2026 | 12 years fee payment window open |
Feb 04 2027 | 6 months grace period start (w surcharge) |
Aug 04 2027 | patent expiry (for year 12) |
Aug 04 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |