A matching circuit system includes a first inductor, a first capacitor, a second inductor, a second capacitor, a third inductor, and a third capacitor. The first inductor has a first terminal and a second terminal. The first capacitor has a first terminal coupled to the first terminal of the first inductor, and a second terminal. The second inductor has a first terminal coupled to the second terminal of the first capacitor, and a second terminal coupled to ground. The second capacitor has a first terminal coupled to the first terminal of the first capacitor, and a second terminal. The third capacitor has a first terminal coupled to the second terminal of the second capacitor, and a second terminal. The third inductor has a first terminal coupled to the first terminal of the second capacitor, and a second terminal coupled to the second terminal of the second capacitor.
|
1. A matching circuit system, comprising:
a first inductor having a first terminal, and a second terminal configured to receive an input signal;
a first capacitor having a first terminal coupled to the first terminal of the first inductor, and a second terminal;
a second inductor having a first terminal coupled to the second terminal of the first capacitor, and a second terminal coupled to ground;
a second capacitor having a first terminal coupled to the first terminal of the first capacitor, and a second terminal;
a third capacitor having a first terminal coupled to the second terminal of the second capacitor; and
a third inductor having a first terminal coupled to the first terminal of the second capacitor, and a second terminal coupled to the second terminal of the second capacitor;
wherein the first capacitor and the second inductor are used for generating a first open circuit resonance corresponding to a first frequency to partially suppress a second harmonic of the input signal corresponding to a second frequency and a third harmonic of the input signal corresponding to a third frequency, the second capacitor and the third inductor are used for generating a second open circuit resonance corresponding to the second frequency or the third frequency to suppress at least one of the second harmonic and the third harmonic of the input signal, and the first frequency is between the second frequency and the third frequency.
13. A matching circuit system, comprising:
a first matching unit comprising:
a first inductor having a first terminal, and a second terminal configured to receive an input signal;
a second matching unit coupled between the first matching unit and ground, wherein the second matching unit comprises:
a first capacitor having a first terminal coupled to the first terminal of the first inductor, and a second terminal; and
a second inductor having a first terminal coupled to the second terminal of the first capacitor, and a second terminal coupled to the ground; and
a third matching unit coupled to the second matching unit and the first matching unit, wherein the third matching unit comprises:
a second capacitor having a first terminal coupled to the first terminal of the first capacitor, and a second terminal; and
a third inductor having a first terminal coupled to the first terminal of the second capacitor, and a second terminal coupled to the second terminal of the second capacitor;
wherein the second matching unit is used for generating a first open circuit resonance corresponding to a first frequency to partially suppress a second harmonic of the input signal corresponding to a second frequency and a third harmonic of the input signal corresponding to a third frequency, the third matching unit is used for generating a second open circuit resonance corresponding to the second frequency or the third frequency to suppress at least one of the second harmonic and the third harmonic of the input signal, and the first frequency is between the second frequency and the third frequency.
2. The matching circuit system of
an output stage circuit having a first terminal coupled to the second terminal of the third capacitor, and a second terminal coupled to the ground.
3. The matching circuit system of
4. The matching circuit system of
5. The matching circuit system of
a fourth capacitor having a first terminal coupled to the second terminal of the first inductor, and a second terminal coupled to the first terminal of the first inductor;
wherein the fourth capacitor and the first inductor are used for generating a third open circuit resonance to suppress at least another one of the second harmonic and the third harmonic of the input signal.
6. The matching circuit system of
an output stage circuit having a first terminal coupled to the second terminal of the third capacitor, and a second terminal coupled to the ground.
7. The matching circuit system of
an input stage circuit coupled to the second terminal of the first inductor.
8. The matching circuit system of
an output stage circuit having a first terminal coupled to the second terminal of the third capacitor, and a second terminal coupled to the ground.
9. The matching circuit system of
an input stage circuit coupled to the second terminal of the first inductor.
10. The matching circuit system of
an output stage circuit having a first terminal coupled to the second terminal of the third capacitor, and a second terminal coupled to the ground.
14. The matching circuit system of
an input stage circuit coupled to the second terminal of the first inductor.
15. The matching circuit system of
a third capacitor having a first terminal coupled to the second terminal of the second capacitor.
16. The matching circuit system of
an output stage circuit coupled between the second terminal of the third capacitor and the ground.
17. The matching circuit system of
an input stage circuit coupled to the second terminal of the first inductor.
18. The matching circuit system of
a fourth capacitor having a first terminal coupled to the second terminal of the first inductor, and a second terminal coupled to the first terminal of the first inductor; and
wherein the fourth capacitor and the first inductor are used for generating a third open circuit resonance to suppress at least another one of the second harmonic and the third harmonic of the input signal.
19. The matching circuit system of
an input stage circuit coupled to the second terminal of the first inductor.
20. The matching circuit system of
an output stage circuit coupled between the second terminal of the third capacitor and the ground.
21. The matching circuit system of
an input stage circuit coupled to the second terminal of the first inductor.
|
1. Field of the Invention
The present invention relates to a matching circuit system, and particularly to a matching circuit system that can utilize combinations of a plurality of inductors and a plurality of capacitors to suppress a second harmonic and a third harmonic of an input signal of an input stage circuit and match an input impedance of the input stage circuit.
2. Description of the Prior Art
Please refer to
Although power of the input signal IS can be transmitted to an output stage circuit 118 (such as an antenna, a switch, or a next stage circuit) having a 50Ω impedance through the matching circuit 100, the matching circuit 100 cannot significantly suppress a second harmonic and a third harmonic of the input signal IS, resulting in a signal received by the output stage circuit 118 having serious harmonic distortion. Therefore, in the prior art, the signal received by the output stage circuit 118 may not match a communication specification of the Federal Communications Commission (FCC).
An embodiment provides a matching circuit system. The matching circuit system includes a first inductor, a first capacitor, a second inductor, a second capacitor, a third inductor, and a third capacitor. The first inductor has a first terminal. The first capacitor has a first terminal coupled to the second terminal of the first inductor, and a second terminal. The second inductor has a first terminal coupled to the second terminal of the first capacitor, and a second terminal coupled to ground. The second capacitor has a first terminal coupled to the first terminal of the first capacitor, and a second terminal. The third capacitor has a first terminal coupled to the second terminal of the second capacitor. The third inductor has a first terminal coupled to the first terminal of the second capacitor, and a second terminal coupled to the second terminal of the second capacitor.
Another embodiment provides a matching circuit system. The matching circuit system includes a first matching unit, a second matching unit, and a third matching unit. The first matching unit includes a first inductor, where the first inductor has a first terminal. The second matching unit is coupled between the first matching unit and ground, where the second matching unit includes a first capacitor and a second inductor. The first capacitor has a first terminal coupled to the first terminal of the first inductor, and a second terminal. The second inductor has a first terminal coupled to the second terminal of the first capacitor, and a second terminal coupled to the ground. The third matching unit is coupled to the second matching unit and the first matching unit, where the third matching unit includes a second capacitor and a third inductor. The second capacitor has a first terminal coupled to the first terminal of the first capacitor, and a second terminal. The third inductor has a first terminal coupled to the first terminal of the second capacitor, and a second terminal coupled to the second terminal of the second capacitor.
The present invention provides a matching circuit system. The matching circuit system utilizes a first capacitor and a second inductor of a second matching unit to partially suppress a second harmonic and a third harmonic of an input signal, and utilizes a first inductor of a first matching unit and the first capacitor of the second matching unit to match an input impedance of an input stage circuit and filter a high frequency component of the input signal. Then, the matching circuit system utilizes a second capacitor and a third inductor of a third matching unit, and a fourth capacitor and the first inductor of the first matching unit to suppress the second harmonic and the third harmonic of the input signal. Thus, compared to the prior art, a signal received by an output stage circuit has smaller harmonic distortion.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
Please refer to
As shown in equation (1), L1 is an inductance of the second inductor 208 and C1 is a capacitance of the first capacitor 204. As shown in
As shown in
As shown in equation (2), L3 is an inductance of the third inductor 212 and C2 is a capacitance of the second capacitor 206.
Because the first capacitor 204 and the first inductor 202 can match the input impedance GammaL of the input stage circuit 216 and filter the high frequency component of the input signal IS, the first open circuit resonance FOH generated by the second inductor 208 and the first capacitor 204 of the second matching unit 22 can partially suppress the second harmonic and the third harmonic of the input signal IS of the input stage circuit 216, and the second open circuit resonance SOH generated by the third inductor 212 and the second capacitor 206 can suppress the second harmonic of the input stage circuit 216. Power of the input signal IS (that is, power of a baseband signal of the input signal IS) can be transmitted to the output stage circuit 218 through the first inductor 202, the second capacitor 206, and the third capacitor 210.
Please refer to
Please refer to
As shown in equation (3), L1 is an inductance of the first inductor 202 and C4 is a capacitance of the fourth capacitor 214. As shown in
In addition, in another embodiment in
Please refer to
To sum up, the matching circuit system utilizes the first capacitor and the second inductor of the second matching unit to partially suppress the second harmonic and the third harmonic of the input signal, and utilizes the first inductor of the first matching unit and the first capacitor of the second matching unit to match the input impedance of the input stage circuit and filter the high frequency component of the input signal. Then, the matching circuit system utilizes the second capacitor and the third inductor of the third matching unit, and the fourth capacitor and the first inductor of the first matching unit to suppress the second harmonic and the third harmonic of the input signal. Thus, compared to the prior art, the signal received by the output stage circuit has smaller harmonic distortion.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Patent | Priority | Assignee | Title |
10425113, | May 16 2017 | Samsung Electro-Mechanics Co., Ltd. | Multiband radio frequency transmitter with receiving band variable filtering function |
11824499, | Nov 02 2018 | Murata Manufacturing Co., Ltd. | Power amplifier circuit |
Patent | Priority | Assignee | Title |
5146178, | Nov 16 1990 | NTT Mobile Communications Network Inc | Impedance-matched, class F high-frequency amplifier |
5347229, | Dec 16 1991 | Texas Instruments Incorporated | Power amplifier with harmonically trapped heterojunction bipolar transistor |
20080079514, | |||
20080119214, | |||
20100201456, | |||
20100308933, | |||
CN1667969, | |||
CN201726362, | |||
JP2004242269, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 11 2013 | WAN, KUANG-LIEH | RICHWAVE TECHNOLOGY CORP | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029634 | /0841 | |
Jan 16 2013 | RichWave Technology Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 12 2019 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Feb 15 2023 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Date | Maintenance Schedule |
Sep 29 2018 | 4 years fee payment window open |
Mar 29 2019 | 6 months grace period start (w surcharge) |
Sep 29 2019 | patent expiry (for year 4) |
Sep 29 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 29 2022 | 8 years fee payment window open |
Mar 29 2023 | 6 months grace period start (w surcharge) |
Sep 29 2023 | patent expiry (for year 8) |
Sep 29 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 29 2026 | 12 years fee payment window open |
Mar 29 2027 | 6 months grace period start (w surcharge) |
Sep 29 2027 | patent expiry (for year 12) |
Sep 29 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |