A semiconductor device includes a depletion mode gan fet cascoded with an enhancement mode nmos transistor. A gate of the gan fet is electrically coupled to a source of the nmos transistor through a gate network. The gate network controls at least one of a turn-on time and a turn-off time of the gan fet. The gate network may be controlled by an input signal to a gate of the nmos transistor.
|
1. A semiconductor device, comprising:
a depletion mode gallium nitride field effect transistor (gan fet) in which a drain of said depletion mode gan fet is coupled to a drain terminal of said semiconductor device;
an n-channel metal oxide semiconductor (nmos) transistor configured to operate in an enhancement mode, in which a drain of said nmos transistor is coupled to a source of said depletion mode gan fet; and
a gate network which independently controls a turn-on time and a turn-off time of said depletion mode gan fet in conjunction with a gate to drain capacitance of the gan fet, said gate network being coupled to a gate of said depletion mode gan fet, a source of said nmos transistor and a gate of said nmos transistor.
5. A semiconductor device, comprising:
a depletion mode gan fet in which a drain of said depletion mode gan fet is coupled to a drain terminal of said semiconductor device;
an nmos transistor configured to operate in an enhancement mode, in which a drain of said nmos transistor is coupled to a source of said depletion mode gan fet; and
a gate network which independently controls at least one of a turn-on time and a turn-off time of said depletion mode gan fet in conjunction with a gate to drain capacitance of the gan fet, said gate network including a resistor, a first end of said resistor being coupled to a gate of said depletion mode gan fet and a second end of said resistor being coupled to a source of said nmos transistor.
9. A semiconductor device, comprising:
a depletion mode gan fet in which a drain of said depletion mode gan fet is coupled to a drain terminal of said semiconductor device;
an nmos transistor configured to operate in an enhancement mode, in which a drain of said nmos transistor is coupled to a source of said depletion mode gan fet; and
a gate network coupled to a gate of said depletion mode gan fet, a source of said nmos transistor and a gate of said nmos transistor, said gate network including a gate turn-on network which independently controls a turn-on time of said depletion mode gan fet, and including a gate turn-off network which independently controls a turn-off time of said depletion mode gan fet, and wherein said gate turn—on network includes a turn—on resistor in series with a turn—on transistor coupled between the said gate of said depletion mode gan fet and said source of said nmos transistor a gate of said turn—on transistor being coupled to the gate of said nmos transistor; and
said turn—off network includes a turn—off resistor in series with a turn—off transistor coupled between said gate of said depletion mode gan fet and said source of said nmos transistor a gate of said turn—off transistor being coupled to a gate of the nmos transistor, wherein the turn—on and turn—off resistors work in conjunction with gate to drain capacitance of the gan fet to control turn on and turn off times for the gan fet.
2. The semiconductor device of
3. The semiconductor device of
said gate of said nmos transistor is coupled to a gate terminal of said semiconductor device;
said source of said nmos transistor is coupled to a source terminal of said semiconductor device; and
said drain terminal, said gate terminal and said source terminal are the only terminals of said semiconductor device.
4. The semiconductor device of
6. The semiconductor device of
7. The semiconductor device of
said gate of said nmos transistor is coupled to a gate terminal of said semiconductor device;
said source of said nmos transistor is coupled to a source terminal of said semiconductor device; and
said drain terminal, said gate terminal and said source terminal are the only terminals of said semiconductor device.
8. The semiconductor device of
10. The semiconductor device of
11. The semiconductor device of
12. The semiconductor device of
13. The semiconductor device of
said gate of said nmos transistor is coupled to a gate terminal of said semiconductor device;
said source of said nmos transistor is coupled to a source terminal of said semiconductor device; and
said drain terminal, said gate terminal and said source terminal are the only terminals of said semiconductor device.
14. The semiconductor device of
15. The semiconductor device of
16. The semiconductor device of
said depletion mode gan fet is a first depletion mode gan fet;
said nmos transistor is a first nmos transistor; and
said semiconductor device is connected to a second semiconductor device, said second semiconductor device comprising:
a second depletion mode gan fet in which a drain of said second depletion mode gan fet is coupled to a drain terminal of said second semiconductor device;
a second nmos transistor configured to operate in an enhancement mode, in which a drain of said second nmos transistor is coupled to a source of said second depletion mode gan fet; and
a second gate network coupled to a gate of said second depletion mode gan fet, a source of said second nmos transistor and a gate of said second nmos transistor, said second gate network including a second gate turn-on network which controls a turn-on time of said second depletion mode gan fet, and including a second gate turn-off network which controls a turn-off time of said second depletion mode gan fet;
in which said source of said second nmos transistor is coupled to said drain of said first depletion mode gan fet.
17. The semiconductor device of
18. The semiconductor device of
|
This invention relates to the field of semiconductor devices. More particularly, this invention relates to gallium nitride field effect transistors.
Depletion mode gallium nitride field effect transistors (GaN FETs) are frequently cascoded with enhancement mode silicon n-channel metal oxide semiconductor (NMOS) transistors to provide a high impedance in an unpowered state. Rapid switching of the cascoded NMOS transistors may cause undesirable transients in power switching applications.
The following presents a simplified summary in order to provide a basic understanding of one or more aspects of the invention. This summary is not an extensive overview of the invention, and is neither intended to identify key or critical elements of the invention, nor to delineate the scope thereof. Rather, the primary purpose of the summary is to present some concepts of the invention in a simplified form as a prelude to a more detailed description that is presented later.
A semiconductor device includes a depletion mode GaN FET cascoded with an enhancement mode NMOS transistor. A gate of the GaN FET is electrically coupled to a source of the NMOS transistor through a gate network. The gate network controls at least one of a turn-on time and a turn-off time of the GaN FET. The gate network may be controlled by an input signal to a gate of the NMOS transistor.
The present invention is described with reference to the attached figures. The figures are not drawn to scale and they are provided merely to illustrate the invention. Several aspects of the invention are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth to provide an understanding of the invention. One skilled in the relevant art, however, will readily recognize that the invention can be practiced without one or more of the specific details or with other methods. In other instances, well-known structures or operations are not shown in detail to avoid obscuring the invention. The present invention is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present invention.
A semiconductor device includes a depletion mode GaN FET cascoded with an enhancement mode NMOS transistor. A gate of the GaN FET is electrically coupled to a source of the NMOS transistor through a gate network. The gate network controls at least one of a turn-on time and a turn-off time of the GaN FET. The gate network may be controlled by an input signal to a gate of the NMOS transistor.
A gate 118 of the GaN FET 102 is coupled to the source 114 of the NMOS transistor 104 through a gate network 120. The gate network 120 is configured to control at least one of a turn-on time and a turn-off time of the GaN FET 102. For example, the turn-on time and/or the turn-off time, as controlled by the gate network 120, may be 1 to 10 nanoseconds. The gate network 120 may be optionally coupled to the gate terminal 112 so that action of the gate network 120 is influenced by gate signals applied to the gate terminal 112.
The gate turn-off network 126 includes a turn-off p-channel metal oxide semiconductor (PMOS) transistor 134 in series with a turn-off resistor 136. A gate 138 of the turn-of PMOS transistor 134 is coupled to the gate terminal 112. An impedance of the turn-off resistor 136 and an on-state resistance of the turn-off NMOS transistor 134, combined with the gate capacitance of the gate 118 of the GaN FET 102, form a resistor-capacitor network with a time constant that controls a turn-off time of the GaN FET 102. During operation of the semiconductor device 100, when a gate signal applied to the gate terminal 112 drops from the on-state to the off-state, the turn-off PMOS transistor 134 is turned on and the turn-off time of the GaN FET 102 is subsequently turned off after a delay provided by the time constant of the turn-off resistor 136 and the turn-off NMOS transistor 134, combined with the gate 118 of the GaN FET 102. For example, the turn-off time may be controlled to 1 to 10 nanoseconds after the off-state gate signal is applied to the gate terminal 112.
The gate turn-off network 126 includes a turn-off NMOS transistor 140 in series with a turn-off resistor 136. A gate 142 of the turn-off NMOS transistor 140 is coupled to a drain 144 of the cascoded NMOS transistor 104. An impedance of the turn-off resistor 136 and an on-state resistance of the turn-off NMOS transistor 134, combined with the gate capacitance of the gate 118 of the GaN FET 102, form a resistor-capacitor network with a time constant that controls a turn-off time of the GaN FET 102.
During operation of the semiconductor device 100, when a gate signal applied to the gate terminal 112 drops from the on-state to the off-state, a potential at the drain 144 rises and turns on the turn-off NMOS transistor 134. The turn-off time of the GaN FET 102 is then controlled by the turn-off resistor 136, an on-state resistance of the turn-off NMOS transistor 140, and the gate capacitance of the gate 118 of the GaN FET 102. For example, the turn-off time may be controlled to 1 to 10 nanoseconds after the off-state gate signal is applied to the gate terminal 112.
Referring to
A drain terminal 108 of the lower semiconductor device 100 and a source terminal 168 of the upper semiconductor device 154 are connected to an output terminal 170 of the half-bridge voltage regulator 156. An input signal terminal 172 of the half-bridge voltage regulator 156 may be coupled through a gate driver circuit 176 to a gate terminal 174 of the lower semiconductor device 100 and to a gate terminal 178 of the upper semiconductor device 154.
During operation of the half-bridge voltage regulator 156, it may be desirable to avoid a condition in which the upper GaN FET 158, the upper NMOS transistor 160, the lower GaN FET 102 and the lower NMOS transistor 104 are in their respective on-states at the same time. Thus, the upper gate network 162 and the lower gate network 120 may be advantageously configured to control turn-on times of the upper GaN FET 158 and the lower GaN FET 102, respectively, to be longer than turn-off times of the upper GaN FET 158 and the lower GaN FET 102.
While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the invention. Thus, the breadth and scope of the present invention should not be limited by any of the above described embodiments. Rather, the scope of the invention should be defined in accordance with the following claims and their equivalents.
Pendharkar, Sameer, Forghani-Zadeh, Hassan P.
Patent | Priority | Assignee | Title |
11489441, | Jun 02 2020 | Texas Instruments Incorporated | Reference voltage generation circuits and related methods |
9406673, | Dec 23 2013 | Infineon Technologies Austria AG | Semiconductor component with transistor |
9793260, | Aug 10 2015 | Infineon Technologies Austria AG | System and method for a switch having a normally-on transistor and a normally-off transistor |
Patent | Priority | Assignee | Title |
5909128, | Mar 22 1996 | NEC Corporation | FETs logic circuit |
20110199148, | |||
20120319758, | |||
20140312429, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 15 2013 | FORGHANI-ZADEH, HASSAN P | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030839 | /0343 | |
Jul 17 2013 | PENDHARKAR, SAMEER | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030839 | /0343 | |
Jul 19 2013 | Texas Instruments Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 13 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 22 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 13 2018 | 4 years fee payment window open |
Apr 13 2019 | 6 months grace period start (w surcharge) |
Oct 13 2019 | patent expiry (for year 4) |
Oct 13 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 13 2022 | 8 years fee payment window open |
Apr 13 2023 | 6 months grace period start (w surcharge) |
Oct 13 2023 | patent expiry (for year 8) |
Oct 13 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 13 2026 | 12 years fee payment window open |
Apr 13 2027 | 6 months grace period start (w surcharge) |
Oct 13 2027 | patent expiry (for year 12) |
Oct 13 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |