An operating access method for a DRAM is provided. A first address is obtained via an address bus and a first command is obtained via a command bus from a controller. A second address is obtained via the address bus and a second command is obtained via the command bus from the controller after the first command is obtained. The first address and the second address are combined to obtain a valid address, wherein the valid address is a row address when each of the first command and the second command is an active command. In addition, the valid address is a column address when the second command is an access command.
|
1. An operating method for a dynamic random access memory (DRAM), comprising:
obtaining a first address via an address bus and a first command via a command bus from a controller;
obtaining a second address via the address bus and a second command via the command bus from the controller after the first command is obtained; and
combining the first address and the second address to obtain a valid address,
wherein the valid address is a row address when each of the first command and the second command is an active command,
wherein the valid address is a column address when the second command is an access command.
14. A dynamic random access memory (DRAM), comprising:
means for obtaining a first address via an address bus and a first command via a command bus from a controller;
means for obtaining a second address via the address bus and a second command via the command bus from the controller after the first command is obtained; and
means for combining the first address and the second address to obtain a valid address,
wherein the valid address is a row address when each of the first command and the second command is an active command,
wherein the valid address is a column address when the second command is an access command.
8. A dynamic random access memory (DRAM), comprising:
an address combination circuit, comprising:
a storage unit;
a first selector, storing a first address from a controller via an address bus into the storage unit according to a first command from the controller via a command bus;
a second selector, obtaining the first address stored in the storage unit according to a second command from the controller via the command bus; and
a combination unit, obtaining a second address from the controller via the address bus according to the second command, and providing a valid address according to the first address and the second address; and
a memory array, storing data from the controller via a data bus in response to the valid address according to a write command from the controller via the command bus, and providing data to the controller via the data bus in response to the valid address according to a read command from the controller via the command bus,
wherein the valid address is a row address when each of the first command and the second command is an active command, and
wherein the valid address is a column address when the second command is an access command.
2. The operating method as claimed in
storing the first address into a storage unit according to the first command; and
reading the first address from the storage unit according to the second command,
wherein the access command and the active command comprise the same bank addresses.
3. The operating method as claimed in
4. The operating method as claimed in
storing data from the controller into a memory array of the DRAM according to the valid address when the access command is a write command; and
providing data stored in the memory array of the DRAM to the controller according to the valid address when the access command is a read command.
5. The operating method as claimed in
6. The operating method as claimed in
7. The operating method as claimed in
9. The DRAM as claimed in
10. The DRAM as claimed in
11. The DRAM as claimed in
12. The DRAM as claimed in
13. The DRAM as claimed in
15. The DRAM as claimed in
means for storing the first address into a storage unit according to the first command; and
means for reading the first address from the storage unit according to the second command,
wherein the access command and the active command comprise the same bank addresses.
16. The DRAM as claimed in
17. The DRAM as claimed in
means for storing data from the controller into a memory array of the DRAM according to the valid address when the access command is a write command; and
means for providing data stored in the memory array of the DRAM to the controller according to the valid address when the access command is a read command.
18. The DRAM as claimed in
19. The DRAM as claimed in
20. The DRAM as claimed in
|
This application is a Continuation of U.S. patent application Ser. No. 13/728,134, filed on Dec. 27, 2012, now U.S. Pat. No. 8,792,294, and entitled “DRAM AND ACCESS AND OPERATING METHOD THEREOF”, which claims the benefit of U.S. Provisional Application No. 61/584,612, filed on Jan. 9, 2012, the entirety of which is incorporated by reference herein
1. Field of the Invention
The invention relates to a dynamic random access memory (DRAM), and more particularly, to an access and operating method of a DRAM for reducing address numbers thereof.
2. Description of the Related Art
A dynamic random access memory (DRAM) has existed for several years. The dramatic increase in storage capacity thereof, has been achieved via advances in semiconductor fabrication technology and circuit design technology. Considerable advances have also resulted in higher and higher levels of integration that permit dramatic reductions in memory array size and cost, as well as increased process yield.
Modern DRAM semiconductor memories require more area on semiconductor chips, despite the fact that structures for the rapidly increasing memory capacities are becoming smaller, and the memory cell fields thereof are becoming larger. The area requirement is associated with considerable production costs. Apart from the memory cell fields, a significant proportion of the area of a semiconductor memory chip is occupied by control, address and data lines, some of which are disposed alongside the memory cell fields and are becoming wider with the increasing memory capacity of the semiconductor memory, and by control devices which are required for operation of the data memory.
A DRAM receives a plurality of input signals from a controller, wherein the input signals define parameters such as the location, or address, of the memory data and transmit the memory data. A read or write transaction with a DRAM generally involves two steps. First, address (e.g. row address and column address) and control signals are transmitted to the DRAM, allowing the DRAM to prepare for the data transfer. Second, the DRAM reads or writes the data, completing the data transfer. However, for the controller, pins corresponding to the control, address and data lines also occupy a larger area. In general, the controller is implemented in an integrated circuit (IC). Therefore, a pad limitation problem of the IC often occurs, so that the size of the IC can not be minimized.
A dynamic random access memory (DRAM) and access and operating methods thereof are provided. An embodiment of an access method for a DRAM is provided. A row address is partitioned into a first portion and a second portion. The first portion of the row address via an address bus and a first active command via a command bus are provided to the DRAM. The second portion of the row address via the address bus and a second active command via the command bus are provided to the DRAM after the first active command is provided. A column address via the address bus and an access command via the command bus are provided to the DRAM after the second active command is provided. The address bus is formed by a plurality of address lines, and a quantity of the address lines is smaller than the number of bits of the row address, and the access command is a read command or a write command.
Furthermore, another embodiment of an access method for a DRAM is provided. A column address is partitioned into a first portion and a second portion. A row address via an address bus and an active command via a command bus are provided to the DRAM. The first portion of the column address via the address bus and a specific command via the command bus are provided to the DRAM after the active command is provided. The second portion of the column address via the address bus and an access command via the command bus are provided to the DRAM after the specific command is provided. The address bus is formed by a plurality of address lines, and a quantity of the address lines is smaller than the number of bits of the column address, and the access command is a read command or a write command.
Moreover, an embodiment of an operating method for a DRAM is provided. A first address via an address bus and a first command via a command bus from a controller are obtained. A second address via the address bus and a second command via the command bus from the controller are obtained after the first command is obtained. The first address and the second address are combined to obtain a valid address. A third address via the address bus and a third command via the command bus from the controller are obtained. The valid address is a row address and the third address is a column address when each of the first command and the second command is an active command and the third command is an access command. The valid address is a column address and the third address is a row address when the second command is the access command and the third command is the active command.
Furthermore, an embodiment of a DRAM is provided. The DRAM comprises: an address combination circuit, comprising: a storage unit; a first selector, storing a first address from a controller via an address bus into the storage unit according to a first command from the controller via a command bus; a second selector, obtaining the first address stored in the storage unit according to a second command from the controller via the command bus; and a combination unit, obtaining a second address from the controller via the address bus according to the second command, and providing a valid address according to the first address and the second address; an address decoder, obtaining a third address from the controller via the address bus according to a third command from the controller via the command bus; and a memory array, storing data from the controller via a data bus in response to the valid address and the third address when the third command is a write command, and providing data to the controller via the data bus in response to the valid address and the third address when the third command is a read command. The valid address is a row address and the third address is a column address when each of the first command and the second command is an active command. The valid address is a column address when the second command is the access command.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Patent | Priority | Assignee | Title |
9423974, | Jan 09 2012 | INTERLINK SILICON SOLUTIONS INC | Memory and access and operating method thereof |
9448737, | Jan 09 2012 | INTERLINK SILICON SOLUTIONS INC | Memory including controller for controlling access signals via memory buses and operating method thereof |
Patent | Priority | Assignee | Title |
6035371, | May 28 1997 | Hewlett Packard Enterprise Development LP | Method and apparatus for addressing a static random access memory device based on signals for addressing a dynamic memory access device |
7142479, | Apr 19 2004 | Nokia Corporation | Addressing data within dynamic random access memory |
7151709, | Aug 16 2004 | Round Rock Research, LLC | Memory device and method having programmable address configurations |
7277356, | Jul 20 2001 | Samsung Electronics Co., Ltd. | Methods of controlling memory modules that support selective mode register set commands |
7283419, | Oct 30 2003 | Polaris Innovations Limited | Integrated semiconductor memory |
8792294, | Jan 09 2012 | INTERLINK SILICON SOLUTIONS INC | DRAM and access and operating method thereof |
20060117129, | |||
20090059709, | |||
CN101002272, | |||
CN101123113, | |||
CN101788963, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 07 2012 | LIU, DER-PING | MEDIATEK INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033157 | /0294 | |
Jun 23 2014 | MEDIATEK INC. | (assignment on the face of the patent) | / | |||
Dec 06 2024 | MEDIATEK INC | INTERLINK SILICON SOLUTIONS INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 069604 | /0902 |
Date | Maintenance Fee Events |
Jun 17 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 15 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 15 2018 | 4 years fee payment window open |
Jun 15 2019 | 6 months grace period start (w surcharge) |
Dec 15 2019 | patent expiry (for year 4) |
Dec 15 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 15 2022 | 8 years fee payment window open |
Jun 15 2023 | 6 months grace period start (w surcharge) |
Dec 15 2023 | patent expiry (for year 8) |
Dec 15 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 15 2026 | 12 years fee payment window open |
Jun 15 2027 | 6 months grace period start (w surcharge) |
Dec 15 2027 | patent expiry (for year 12) |
Dec 15 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |