A system and method for preventing cracks is provided. An embodiment comprises placing crack stoppers into a connection between a semiconductor die and a substrate. The crack stoppers may be in the shape of hollow or solid cylinders and may be placed so as to prevent any cracks from propagating through the crack stoppers.
|
9. A semiconductor device comprising:
an underbump metallization on a substrate, the underbump metallization comprising a center region and an exterior region surrounding the center region; and
a first crack stopper on the underbump metallization in the exterior region, the first crack stopper having a first circular shape and having an interface between the first crack stopper and a first conductive material, wherein the interface extends away from the underbump metallization a first distance of between about 5 μm and about 60 μm.
1. A semiconductor device comprising:
a conductive pad on a substrate; and
a first crack stopper extending from the conductive pad, the first crack stopper having a ring shape and being located along an exterior region of the conductive pad, wherein the first crack stopper has an interior edge less than about 60 μm from an edge of the conductive pad; and
a first conductive material, wherein an interface between the first crack stopper and the first conductive material extends away from the underbump metallization a first distance of between about 5 μm and about 60 μm.
16. A semiconductor device comprising:
an conductive surface on an upper surface of a substrate; and
a crack stopper extending away from the conductive surface, wherein an outer perimeter of the crack stopper is always less than about 35 μm from an outer perimeter of the conductive surface, wherein the outer perimeter is perpendicular with the upper surface of the substrate and wherein the crack stopper further comprises:
a first layer of a first material; and
a second layer of a second material different from the first material, wherein the second material does not extend beyond the first material in a direction parallel with an upper surface of the substrate, wherein the first layer and the second layer collectively have a height extending away from the substrate between about 5 μm and about 60 μm.
2. The semiconductor device of
3. The semiconductor device of
4. The semiconductor device of
6. The semiconductor device of
7. The semiconductor device of
8. The semiconductor device of
10. The semiconductor device of
11. The semiconductor device of
12. The semiconductor device of
13. The semiconductor device of
14. The semiconductor device of
15. The semiconductor device of
a support substrate with a conductive layer facing the underbump metallization;
a second crack stopper located on the conductive layer; and
a conductive material contacting both the first crack stopper and the second crack stopper.
17. The semiconductor device of
18. The semiconductor device of
19. The semiconductor device of
20. The semiconductor device of
|
Generally, a semiconductor die may be bonded to another substrate such as an organic printed circuit board using such technologies as ball grid arrays or controlled collapse chip connection (C4) solder bumps. In one such process, a solder bump may be formed on either the semiconductor die or the substrate or on both using methods such as plating, paste screening or ball mount and then reflowing the solder into a desired bump shape. Once the solder bump has been formed, the contacts on the semiconductor die are aligned with their corresponding contacts on the substrate, with the solder bump located between the contacts. Once aligned, the solder bump is again reflowed and liquefied, wherein the liquefied solder flows and wet onto the contact pads, providing a electrical and physical connection between the semiconductor die and the substrate.
However, a semiconductor die may have a much different coefficient of thermal expansion than the substrate. As such, when the semiconductor die is bonded to the substrate and they are both going through the thermomechanical cyclings which may be used to simulate the system power on and off cycles to meet the JEDEC reliability test requirements, the semiconductor die and the substrate will expand during heating up cycles and contract during cooling down cycles to different lengths. Such an expansion causes stresses to form at the solder joints interconnecting the semiconductor die and the substrate.
This problem is especially prevalent at connections between the semiconductor die and the substrate. In particular, the stresses caused by the mismatch of coefficients of thermal expansion between the semiconductor die and the substrate are so intense that cracks may actually develop in the solder joints interconnecting the semiconductor die and the substrates. These cracks could then propagate through the whole joint and degrade or even destroy the electrical continuity and/or physical connections between the semiconductor die and the substrates. Such destruction may render the parts useless and require a complete refabrication.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
The making and using of embodiments are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the embodiments, and do not limit the scope of the embodiments.
The embodiments will be described with respect to embodiments in a specific context, namely a crack stopper for a solder joint between a semiconductor die and a substrate in a wafer level chip scale package, C4 or Package-on-Package (PoP) interconnect structures. The embodiments may also be applied, however, to other bonding processes.
With reference now to
The active devices 103 (only one of which is illustrated in
The metallization layers 105 may be formed over the semiconductor base substrate 101 and the active devices 103 and are designed to connect the various active devices 103 to form functional circuitry. While illustrated in
The first passivation layer 107 may be formed on the semiconductor base substrate 101 over the metallization layers 105. The first passivation layer 107 may be made of one or more suitable dielectric materials such as silicon oxide, silicon nitride, low-k dielectrics such as carbon doped oxides, extremely low-k dielectrics such as porous carbon doped silicon dioxide, combinations of these, or the like. The first passivation layer 107 may be formed through a process such as chemical vapor deposition (CVD), although any suitable process may be utilized, and may have a thickness between about 0.5 μm and about 5 μm, such as about 9.25 KÅ.
After the first passivation layer 107 has been formed, an opening may be made through the first passivation layer 107 by removing portions of the first passivation layer 107 to expose at least a portion of the metallization layers 105. The opening through the first passivation layer 107 allows for contact between the first contact pad 109 and a conductive portion of the metallization layers 105. The opening through the first passivation layer 107 may be formed using a suitable photolithographic masking and etching process, although any suitable process to expose portions of the metallization layers 105 may be used.
The first contact pad 109 may be formed through the opening and over and in electrical contact with a conductive portion of the metallization layers 105. The first contact pad 109 may comprise aluminum, but other materials, such as copper, may alternatively be used. The first contact pad 109 may be formed using a deposition process, such as sputtering, to form a layer of material (not shown) and portions of the layer of material may then be removed through a suitable process (such as photolithographic masking and etching) to form the first contact pad 109. However, any other suitable process may be utilized to form the first contact pad 109. The first contact pad 109 may be formed to have a thickness of between about 0.5 μm and about 4 μm, such as about 1.45 μm.
After the first contact pad 109 has been formed, the second passivation layer 111 may be formed over the first contact pad 109 and the first passivation layer 107. The second passivation layer 111 may be formed from a polymer such as polyimide. Alternatively, the second passivation layer 111 may be formed of a material similar to the material used as the first passivation layer 107, such as silicon oxides, silicon nitrides, low-k dielectrics, extremely low-k dielectrics, combinations of these, and the like. The second passivation layer 111 may be formed to have a thickness between about 2 μm and about 15 μm, such as about 5 μm.
After the second passivation layer 111 has been formed, an opening may be made through the second passivation layer 111 by removing portions of the second passivation layer 111 to expose at least a portion of the underlying first contact pad 109. The opening allows for contact between the first contact pad 109 and the UBM 113 (discussed further below). The opening may be formed using a suitable photolithographic mask and etching process, although any suitable process to expose portions of the first contact pad 109 may be used.
After the opening through the second passivation layer 111 has been formed to expose at least a portion of the first contact pad 109, the UBM 113 may be formed beyond the opening and formed over the second passivation layer 111 and in contact with the first contact pad 109. In an embodiment the UBM 113 may comprise three layers of conductive materials, such as a layer of titanium, a layer of copper, and a layer of nickel. However, one of ordinary skill in the art will recognize that there are many suitable arrangements of materials and layers, such as an arrangement of chrome/chrome-copper alloy/copper/gold, an arrangement of titanium tungsten/copper/nickel, or an arrangement of titanium/copper/nickel/gold, that are suitable for the formation of the UBM 113. Any suitable materials or combination of different layers of material that may be used for the UBM 113 are fully intended to be included within the scope of the current application.
The UBM 113 may be created by forming each layer over the second passivation layer 111 and the first contact pad 109. The forming of each layer may be performed using a plating process, such as electrochemical plating, although other processes of formation, such as sputtering, evaporation, or PECVD process, may alternatively be used depending upon the desired materials. The UBM 113 may be formed to have a thickness of between about 0.7 μm and about 10 μm, such as about 3 μm. Once the desired layers have been formed, portions of the layers may then be removed through a suitable photolithographic masking and etching process to remove the undesired material and to leave the UBM 113 in a desired shape, such as a circular, octagonal, square, or rectangular shape, although any desired shape may alternatively be formed.
The first crack stopper 115 may be formed over and in physical contact with the UBM 113. The first crack stopper 115 may be placed and shaped in such a fashion as to extend from the UBM 113 and, eventually, into a conductive material 207 (not shown in
By forming the first crack stopper 115 as the first hollow cylinder 117 around the outside edge of the UBM 113, any cracks that may develop along the outside of the conductive material 207 (not illustrated in
However, the first crack stopper 115 is not intended to be limited to the shape of the first hollow cylinder 117 as described above.
By providing the second hollow cylinder 119 in addition to the first hollow cylinder 117, the second hollow cylinder 119 may serve as a back up to the first hollow cylinder 117. As such, if the first hollow cylinder 117 fails to stop the propagation of a crack that has formed, the second hollow cylinder 119 may be able to stop the crack from propagating any further through the conductive material 207. In this fashion, by forming the first crack stopper 115 with the second hollow cylinder 119, the first crack stopper 115 may provide even greater protection against the propagation of cracks through the conductive material 207 and help to prevent device failure.
By providing the openings 121 around the first hollow cylinder 117 and the second hollow cylinder 119, the openings 121 may provide a measure of stress relief for the first hollow cylinder 117 and the second hollow cylinder 119. For example, during thermal cycling, when the material of the first hollow cylinder 117 and the second hollow cylinder 119 are expanding, the openings 121 allow the first hollow cylinder 117 and the second hollow cylinder 119 to expand without pushing against another part of the first hollow cylinder 117 or the second hollow cylinder 119, respectively. As such, damage from the stresses caused by this expansion mismatch during the thermomechanical cyclings may be reduced.
By forming the first crack stopper 115 in a broken ring configuration, a similar stress relief may be achieved as that described above with respect to
However, as one of ordinary skill in the art will recognize, the above described ring shapes are intended to be illustrate examples only and are not intended to limit the embodiments. Other shapes that maintain the basic ring shape but that are not perfectly circle are also fully intended to be included as a ring shape. For example, the first crack stopper 115 may be shaped as an octagon, pentagon, hexagon, and the like, while still maintaining the overall desired ring shape. These and any other suitable ring shapes are fully intended to be included within the scope of the embodiments.
Returning now to
After the photoresist has been patterned, the first crack stopper 115 may be formed within the openings of the photoresist. The first crack stopper 115 may be formed from a conductive material such as copper, although other conductive materials such as nickel, gold, or metal alloys, the like or a combination of them constructed in separate layers may also be used. Additionally, the first crack stopper 115 may be formed using a process such as electroplating, by which an electric current is run through the conductive portions of the UBM 113 to which the first crack stopper 115 is desired to be formed, and the UBM 113 is immersed in a solution. The solution and the electric current deposit, e.g., copper, within the openings in order to fill and/or overfill the openings of the photoresist, thereby forming the first crack stopper 115. Excess conductive material outside of the openings may then be removed using, for example, a chemical mechanical polish (CMP) or wet etching.
After the first crack stopper 115 has been formed, the photoresist may be removed through a process such as dissolving in chemical solution, plasma ashing or other means, whereby the temperature of the photoresist is increased until the photoresist decomposes and may be removed. After the removal of the photoresist, the first crack stopper 115 may extend away from the UBM 113 a first distance d1 of between about 5 μm to about 60 μm, such as 40 μm, although any suitable distance may be used to help prevent the propagation of cracks. Such a distance is beneficial as it will reduce or prevent the crack from detouring around the layer and also prevent it from the consumption of the first crack stopper 115 during subsequent reflow processes.
Optionally, a barrier layer (not shown) may be formed over the first crack stopper 115 in order to help protect the first crack stopper 115. In an embodiment the barrier layer may be formed of nickel, nickel/gold, cobalt, cobalt /gold, vanadium (V)/gold, chromium (Cr)/gold, and combinations thereof, and may be made using a process such as electroless plating. However, any suitable methods and materials may alternatively be utilized for the barrier layer.
However, as one of ordinary skill in the art will recognize, the above described process to form the first crack stopper 115 is merely one such description, and is not meant to limit the embodiments to this exact process. Rather, the described process is intended to be merely illustrative, as any suitable process for forming the first crack stopper 115 may alternatively be utilized. For example, a subtractive etch process may be utilized to form the first crack stopper 115. In an embodiment in which the first crack stopper 115 is formed of a material such as nickel, an initial layer of nickel (not shown in
The support substrate may have a second contact pad 205 and a solder mask 203 formed thereon. The support substrate 201 may be utilized to support and protect the semiconductor IC die 100 while also being used to provide a connection between the first contact pad 109 on the semiconductor IC die 100 to external devices (not shown in
The second contact pad 205 may be formed in a similar fashion and from similar materials as the first contact pad 109. For example, the second contact pad 205 may be formed from copper, nickel, nickel/gold, or the like using a process such as sputtering, electroplating or electroless plating. However, any suitable process for forming the second contact pad 205 may alternatively be utilized.
The solder mask 203 may be formed in order to aid in the formation of the conductive material 207. The solder mask 203 may be formed from a solder mask material, a photoresist, a dielectric material, or a passivation material. In an embodiment in which the solder mask 203 is a photoresist material, the solder mask 203 may be formed by placing the photoresist material onto the support substrate 201 and exposing the solder mask 203 to a radiation such as UV light. The solder mask 203 may then be developed in order to cover the support substrate 201 while exposing the second contact pad 205. Alternatively, in an embodiment in which the solder mask 203 is a dielectric material (such as silicon oxide or silicon nitride) or a passivation material (such as polyimide), the solder mask 203 may be formed over the support substrate 201 and a photolithographic masking and etching process may be utilized to expose a portion of the second contact pad 205.
Once the solder mask 203 has been formed and patterned, conductive material 207 may be formed through the solder mask 203 and in contact with the second contact pad 205. In an embodiment the conductive material 207 may be a solder bump and may comprise a material such as a solder paste, tin, or other suitable materials, such as silver, or copper. In an embodiment in which the conductive material 207 is tin, the conductive material 207 may be formed by initially forming a layer of tin through such commonly used methods such as evaporation, electroplating, paste screening, printing, etc., to a thickness of between about 10 μm and about 100 μm, such as about 50 μm.
Once the conductive material 207 has been formed on the second contact pad 205, a reflow process may be performed to transform the conductive material 207 into a bump shape. In the reflow process the temperature of the conductive material 207 is raised to between about 200° C. and about 260° C., such as about 250° C., for between about 10 seconds and about 60 seconds, such as about 35 seconds. This reflow process partially liquefies the conductive material 207, which then pulls itself into the desired bump shape due to the conductive material's 207 surface tension. The conductive material 207 may have a diameter of between about 210 μm and about 280 μm, such as about 250 μm.
To bond the semiconductor IC die 100 to the support substrate 201, the UBM 113 is aligned with the conductive material 207 and a second reflow process is again performed in order to partially liquefy the conductive material 207 such that it will flow and make contact with the UBM 113. During the reflow process the conductive material 207 will also encapsulate the first crack stopper 115, embedding the first crack stopper 115 within the conductive material 207 after the conductive material 207 hardens back into its solid form.
However, as one of ordinary skill in the art will recognize, the above description presented for the bonding of the semiconductor IC die 100 to the support substrate 201 is merely one illustrative embodiment and is not intended to limit the embodiments in any fashion. Any suitable method for bonding the semiconductor IC die 100 to the support substrate, such as forming the conductive material 207 on the UBM 113 and over the first crack stopper 115 instead of on the second contact pad 205, may alternatively be utilized. These and all such methods of bonding the semiconductor IC die 100 to the support substrate 201 are fully intended to be included within the scope of the embodiments.
With the first crack stopper 115 located within the conductive material 207, any cracks (represented in
The fourth hollow cylinder 401, the fifth hollow cylinder 403, and the sixth hollow cylinder 405 may be formed using a process similar to the formation of the first crack stopper 115 described above with respect to
However, as one of ordinary skill in the art will recognize, while the embodiment of the fourth hollow cylinder 401, the fifth hollow cylinder 403, and the sixth hollow cylinder 405 spaced equidistance around the UBM 113 as described above is one suitable embodiment, the embodiments are not limited to the precise number and layout as described. Rather, the first crack stopper may be made up of any suitable number of cylinders. Additionally, these cylinders may be arranged in any fashion near the outer edge of the UBM 113. All such combinations of numbers and arrangement are fully intended to be included within the scope of the embodiments.
Additionally, any suitable combination of hollow and solid cylinders may also be utilized. For example, the fourth hollow cylinder 401 and the fifth hollow cylinder 403 may be utilized along with the third solid cylinder 411 in order to provide resistance to the propagation of cracks. This combination and any other suitable combination of solid and hollow cylinders may be used, and all such combinations are fully intended to be included within the scope of the present embodiments.
The seventh hollow cylinder 501, the eighth hollow cylinder 503, the ninth hollow cylinder 505, the tenth hollow cylinder 507, and the eleventh hollow cylinder 509 may be formed similar to the fourth hollow cylinder 401, the fifth hollow cylinder 403, and the sixth hollow cylinder 405 described above with respect to
In an embodiment the wire 601 may be coated with a protective layer 603 (not individually shown in
In accordance with an embodiment, a semiconductor device comprising a conductive pad on a substrate is provided. A first crack stopper extends from the conductive pad, the first crack stopper having a ring shape and being located along an exterior region of the conductive layer.
In accordance with another embodiment, a semiconductor device comprising an underbump metallization on a substrate is provided. The underbump metallization comprises a center region and an exterior region surrounding the center region. A first crack stopper is on the underbump metallization in the exterior region, the first crack stopper having a first circular shape.
In accordance with yet another embodiment, a semiconductor device comprising a conductive region on a first semiconductor substrate and a first crack stopper on the conductive region is provided. The first crack stopper comprises a wire that is wire bonded to the conductive region on the first semiconductor substrate
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. For example, the materials and methods of formation of the crack stoppers may be modified while remaining within the scope of the embodiments. Additionally, the precise shape of the crack stoppers may be adjusted in order to help prevent or reduce the propagation of cracks.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the embodiments, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the embodiments. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Patent | Priority | Assignee | Title |
11721642, | Jun 17 2021 | NXP USA, INC. | Semiconductor device package connector structure and method therefor |
Patent | Priority | Assignee | Title |
4811082, | Nov 12 1986 | International Business Machines Corporation | High performance integrated circuit packaging structure |
4990462, | Apr 12 1989 | Advanced Micro Devices, Inc. | Method for coplanar integration of semiconductor ic devices |
5075253, | Apr 12 1989 | Advanced Micro Devices, Inc. | Method of coplanar integration of semiconductor IC devices |
5380681, | Mar 21 1994 | United Microelectronics Corporation | Three-dimensional multichip package and methods of fabricating |
5466635, | Jun 02 1994 | Invensas Corporation | Process for making an interconnect bump for flip-chip integrated circuit including integral standoff and hourglass shaped solder coating |
5481133, | Mar 21 1994 | United Microelectronics Corporation | Three-dimensional multichip package |
5736456, | Mar 07 1996 | Micron Technology, Inc. | Method of forming conductive bumps on die for flip chip applications |
5759910, | Dec 23 1996 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Process for fabricating a solder bump for a flip chip integrated circuit |
6002177, | Dec 27 1995 | International Business Machines Corporation | High density integrated circuit packaging with chip stacking and via interconnections |
6107164, | Aug 18 1998 | LAPIS SEMICONDUCTOR CO , LTD | Using grooves as alignment marks when dicing an encapsulated semiconductor wafer |
6107180, | Jan 30 1998 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method for forming interconnect bumps on a semiconductor die |
6175161, | May 23 1997 | TECHNOLOGY IP HOLDINGS | System and method for packaging integrated circuits |
6187678, | Dec 27 1995 | International Business Machines Corporation | High density integrated circuit packaging with chip stacking and via interconnections |
6229216, | Jan 11 1999 | Intel Corporation | Silicon interposer and multi-chip-module (MCM) with through substrate vias |
6229220, | Jun 27 1995 | International Business Machines Corporation | Bump structure, bump forming method and package connecting body |
6232243, | Mar 31 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interconnect having recessed contact members with penetrating blades for testing semiconductor dice and packages with contact bumps |
6236115, | Dec 27 1995 | International Business Machines Corporation | High density integrated circuit packaging with chip stacking and via interconnections |
6271059, | Jan 04 1999 | International Business Machines Corporation | Chip interconnection structure using stub terminals |
6279815, | Jun 17 1998 | International Business Machines Corporation | Stacked chip process carrier |
6323546, | Jan 14 1999 | United Microelectronics Corp. | Direct contact through hole type wafer structure |
6355501, | Sep 21 2000 | International Business Machines Corporation | Three-dimensional chip stacking assembly |
6434016, | Jun 18 1999 | Intel Corporation | Apparatus for interconnecting multiple devices on a circuit board |
6448661, | Feb 09 2001 | Samsung Electornics Co., Ltd. | Three-dimensional multi-chip package having chip selection pads and manufacturing method thereof |
6454159, | Aug 18 1999 | International Business Machines Corporation | Method for forming electrical connecting structure |
6461895, | Jan 05 1999 | Intel Corporation | Process for making active interposer for high performance packaging applications |
6562653, | Jan 11 1999 | Intel Corporation | Silicon interposer and multi-chip-module (MCM) with through substrate vias |
6562665, | Oct 16 2000 | Advanced Micro Devices, Inc. | Fabrication of a field effect transistor with a recess in a semiconductor pillar in SOI technology |
6570248, | Aug 31 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Structure and method for a high-performance electronic packaging assembly |
6600222, | Jul 17 2002 | Intel Corporation | Stacked microelectronic packages |
6600234, | Feb 03 1999 | AOI ELECTRONICS CO , LTD | Mounting structure having columnar electrodes and a sealing film |
6607938, | Jul 19 2001 | SAMSUNG ELECTRONICS CO , LTD | Wafer level stack chip package and method for manufacturing same |
6661085, | Feb 06 2002 | Intel Corporation | Barrier structure against corrosion and contamination in three-dimensional (3-D) wafer-to-wafer vertical stack |
6717245, | Jun 02 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Chip scale packages performed by wafer level processing |
6756294, | Jan 30 2002 | Taiwan Semiconductor Manufacturing Company | Method for improving bump reliability for flip chip devices |
6762076, | Feb 20 2002 | Intel Corporation | Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices |
6790748, | Dec 19 2002 | Intel Corporation | Thinning techniques for wafer-to-wafer vertical stacks |
6887769, | Feb 06 2002 | Intel Corporation | Dielectric recess for wafer-to-wafer and die-to-die metal bonding and method of fabricating the same |
6906418, | Jul 11 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor component having encapsulated, bonded, interconnect contacts |
6908565, | Dec 24 2002 | Intel Corporation | Etch thinning techniques for wafer-to-wafer vertical stacks |
6908785, | Dec 06 2001 | Samsung Electronics Co., Ltd. | Multi-chip package (MCP) with a conductive bar and method for manufacturing the same |
6924551, | May 28 2003 | Intel Corporation | Through silicon via, folded flex microelectronic package |
6943067, | Jan 08 2002 | Advanced Micro Devices, Inc. | Three-dimensional integrated semiconductor devices |
6946384, | Jun 06 2003 | TAHOE RESEARCH, LTD | Stacked device underfill and a method of fabrication |
6960829, | Mar 28 2002 | Polaris Innovations Limited | Method for producing a semiconductor wafer, semiconductor chip, and intermediate semiconductor product |
6975016, | Feb 06 2002 | Intel Corporation | Wafer bonding using a flexible bladder press and thinned wafers for three-dimensional (3D) wafer-to-wafer vertical stack integration, and application thereof |
7037804, | Feb 06 2002 | Intel Corporation | Wafer bonding using a flexible bladder press for three dimensional (3D) vertical stack integration |
7056807, | Feb 06 2002 | Intel Corporation | Barrier structure against corrosion and contamination in three-dimensional (3-D) wafer-to-wafer vertical stack |
7087538, | Aug 16 2004 | TAHOE RESEARCH, LTD | Method to fill the gap between coupled wafers |
7129575, | Oct 13 2000 | Bridge Semiconductor Corporation | Semiconductor chip assembly with bumped metal pillar |
7151009, | Jun 18 2004 | Samsung Electronics Co., Ltd. | Method for manufacturing wafer level chip stack package |
7157787, | Feb 20 2002 | Intel Corporation | Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices |
7215033, | Nov 19 2003 | Samsung Electronics Co., Ltd. | Wafer level stack structure for system-in-package and method thereof |
7271084, | Jan 10 2003 | Samsung Electronics Co., Ltd. | Reinforced solder bump structure and method for forming a reinforced solder bump |
7276799, | Aug 26 2003 | Samsung Electronics Co., Ltd. | Chip stack package and manufacturing method thereof |
7279795, | Dec 29 2005 | TAHOE RESEARCH, LTD | Stacked die semiconductor package |
7285867, | Nov 08 2002 | AOI ELECTRONICS CO , LTD | Wiring structure on semiconductor substrate and method of fabricating the same |
7307005, | Jun 30 2004 | TAHOE RESEARCH, LTD | Wafer bonding with highly compliant plate having filler material enclosed hollow core |
7317256, | Jun 01 2005 | TAHOE RESEARCH, LTD | Electronic packaging including die with through silicon via |
7320928, | Jun 20 2003 | TAHOE RESEARCH, LTD | Method of forming a stacked device filler |
7327040, | Nov 16 2004 | Kabushiki Kaisha Toshiba | Module substrate and disk apparatus |
7345350, | Sep 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Process and integration scheme for fabricating conductive components, through-vias and semiconductor components including conductive through-wafer vias |
7370411, | Mar 15 2005 | Shinko Electric Industries Co., Ltd. | Wiring board manufacturing method |
7382049, | Aug 30 2005 | VIA Technologies, Inc. | Chip package and bump connecting structure thereof |
7402442, | Dec 21 2005 | BEIJING ZITIAO NETWORK TECHNOLOGY CO , LTD | Physically highly secure multi-chip assembly |
7402515, | Jun 28 2005 | Intel Corporation | Method of forming through-silicon vias with stress buffer collars and resulting devices |
7410884, | Nov 21 2005 | TAHOE RESEARCH, LTD | 3D integrated circuits using thick metal for backside connections and offset bumps |
7432592, | Oct 13 2005 | Intel Corporation | Integrated micro-channels for 3D through silicon architectures |
7482703, | Nov 22 2005 | Samsung Electronics Co., Ltd. | Semiconductor device having align mark layer and method of fabricating the same |
7494845, | Jun 22 2004 | Samsung Electronics Co., Ltd. | Method of forming a thin wafer stack for a wafer level package |
7528494, | Nov 03 2005 | ALSEPHINA INNOVATIONS INC | Accessible chip stack and process of manufacturing thereof |
7531890, | Dec 06 2001 | Samsung Electronics Co., Ltd. | Multi-chip package (MCP) with a conductive bar and method for manufacturing the same |
7557597, | Jun 03 2005 | International Business Machines Corporation | Stacked chip security |
7576435, | Apr 27 2007 | ADVANCED MANUFACTURING INNOVATIONS INC | Low-cost and ultra-fine integrated circuit packaging technique |
7619306, | Nov 08 2006 | AOI ELECTRONICS CO , LTD | Semiconductor device having projecting electrode formed by electrolytic plating, and manufacturing method thereof |
7820543, | May 29 2007 | ADVANCED MANUFACTURING INNOVATIONS INC | Enhanced copper posts for wafer level chip scale packaging |
7834450, | Aug 20 2007 | Samsung Electronics Co., Ltd. | Semiconductor package having memory devices stacked on logic device |
8456945, | Apr 23 2010 | Advanced Micro Devices, Inc.; Advanced Micro Devices, INC | 10T SRAM for graphics processing |
8546945, | Feb 11 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pillar structure having a non-planar surface for semiconductor devices |
8803319, | Feb 11 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pillar structure having a non-planar surface for semiconductor devices |
20020132461, | |||
20030107137, | |||
20040042190, | |||
20050026416, | |||
20050084989, | |||
20060055032, | |||
20060094224, | |||
20060108685, | |||
20060113681, | |||
20060180887, | |||
20060207088, | |||
20060211233, | |||
20070029654, | |||
20070032066, | |||
20070059862, | |||
20070123022, | |||
20070145101, | |||
20080093738, | |||
20080296764, | |||
20090020869, | |||
20090096092, | |||
20090108453, | |||
20090130840, | |||
20090197114, | |||
20110057313, | |||
20110186986, | |||
20110193220, | |||
20110227216, | |||
20120012997, | |||
20130299984, | |||
20140302669, | |||
CN1375869, | |||
CN1499595, | |||
CN1750257, | |||
JP2006287048, | |||
TW200524025, | |||
TW200816419, | |||
TW200820406, | |||
TW200832641, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 09 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / | |||
Mar 06 2012 | YU, CHEN-HUA | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028122 | /0016 | |
Mar 06 2012 | SHIH, DA-YUAN | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028122 | /0016 |
Date | Maintenance Fee Events |
Jun 20 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 28 2023 | REM: Maintenance Fee Reminder Mailed. |
Feb 12 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 05 2019 | 4 years fee payment window open |
Jul 05 2019 | 6 months grace period start (w surcharge) |
Jan 05 2020 | patent expiry (for year 4) |
Jan 05 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 05 2023 | 8 years fee payment window open |
Jul 05 2023 | 6 months grace period start (w surcharge) |
Jan 05 2024 | patent expiry (for year 8) |
Jan 05 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 05 2027 | 12 years fee payment window open |
Jul 05 2027 | 6 months grace period start (w surcharge) |
Jan 05 2028 | patent expiry (for year 12) |
Jan 05 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |