According to this A/D converter, a first A/D conversion operation for performing integral A/D conversion and a second A/D conversion operation for performing cyclic A/D conversion are realized based on control of operational procedures in a same circuit configuration. Moreover, in the first A/D conversion operation, since a capacity of a capacitor used in the integration of an output signal is greater than a capacity of a capacitor used for storing an input analog signal and a standard reference voltage, the analog signal that is input in the integral A/D conversion is attenuated according to the capacity ratio and subject to sampling and integration. Consequently, the voltage range of the analog signal that is output in the integral A/D conversion also decreases according to the capacity ratio of the capacitors, and the A/D converter can be therefore constructed with a single-ended configuration. #1#

Patent
   9236879
Priority
Feb 18 2011
Filed
Feb 17 2012
Issued
Jan 12 2016
Expiry
Sep 19 2032
Extension
215 days
Assg.orig
Entity
Large
3
3
currently ok
#1# 11. A single-ended A/D converter, comprising:
a gain stage which includes an input for receiving an analog signal to be converted into a digital value, an output, and an operational amplifier circuit having a first input, a second input and an output;
an A/D conversion circuit which refers to a conversion reference voltage and generates a digital signal including one or more bits based on a signal from the output of the gain stage;
a logical circuit which generates a control signal according to the digital signal;
a D/A conversion circuit which has first and second outputs, and provides at least a first standard reference voltage or a second standard reference voltage to the gain stage via the first and second outputs in accordance with the control signal; and
a reference voltage generation circuit which generates the conversion reference voltage by dividing the first and second standard reference voltages, wherein
the gain stage includes first to third capacitors,
a capacity of the third capacitor is greater than capacities of the first and second capacitors,
the second input of the operational amplifier circuit receives a reference potential,
the first standard reference voltage is higher than the second standard reference voltage value,
the D/A conversion circuit includes a switch circuit for providing either the first or second standard reference voltage to the first output and providing either the first or second standard reference voltage to the second output in response to the control signal,
the A/D converter performs a first A/D conversion operation of causing the A/D conversion circuit to refer to one conversion reference voltage or the first and second conversion reference voltages and generate a 1 bit or ternary digital signal, and a second A/D conversion operation of causing the A/D conversion circuit to refer to the first and second conversion reference voltages and generate a ternary digital signal, wherein
the reference voltage generation circuit:
generates a voltage that is higher than a median between the first standard reference voltage and the second standard reference voltage value and lower than the first standard reference voltage as the first conversion reference voltage for the second A/D conversion operation, and generates a voltage that is lower than the median and higher than the second standard reference voltage as the second conversion reference voltage for the second A/D conversion operation; and
generates the median as the one conversion reference voltage for the first A/D conversion, or generates a voltage that is higher than the first conversion reference voltage for the second A/D conversion operation and lower than the first standard reference voltage as the first conversion reference voltage for the first conversion operation and generates a voltage that is lower than the second conversion reference voltage for the second A/D conversion operation and higher than the second standard reference voltage as the second conversion reference voltage for the first conversion operation; and wherein:
the third capacitor is connected between the output of the operational amplifier circuit and the first input of the operational amplifier circuit in the first A/D conversion operation and the second A/D conversion operation;
the first capacitor is connected between the one of the inputs to receive the analog signal, the first output, and the second output, and the first input or the second input; and
the second capacitor is connected between the one of the inputs to receive the analog signal, the first output, and the second output, and the first input or the second input.
#1# 1. A single-ended A/D converter, comprising:
a gain stage which includes an input for receiving an analog signal to be converted into a digital value, an output, and an operational amplifier circuit having a first input, a second input and an output;
an A/D conversion circuit which refers to a conversion reference voltage and generates a digital signal including one or more bits based on a signal from the output of the gain stage;
a logical circuit which generates a control signal according to the digital signal; and
a D/A conversion circuit which has first and second outputs, and provides at least a first standard reference voltage or a second standard reference voltage to the gain stage via the first and second outputs in accordance with the control signal, wherein
the gain stage includes first to third capacitors,
a capacity of the third capacitor is greater than capacities of the first and second capacitors,
the second input of the operational amplifier circuit receives a reference potential,
the first standard reference voltage is higher than the second standard reference voltage value,
the D/A conversion circuit includes a switch circuit for providing either the first or second standard reference voltage to the first output and providing either the first or second standard reference voltage to the second output in response to the control signal,
the A/D converter performs a first A/D conversion operation and a second A/D conversion operation,
in the first A/D conversion operation, the gain stage performs a first arithmetic operation of generating an operation value with the operational amplifier circuit and the first to third capacitors, and a first storage operation,
in the first storage operation,
the first capacitor is connected between the input of the gain stage and the second input of the operational amplifier, and stores a first or second standard reference voltage supplied from the first output, or the analog signal,
the second capacitor is connected between the second output of the D/A conversion circuit and the second input of the operational amplifier, and stores a first or second standard reference voltage supplied from the second output,
the third capacitor is connected between the output and the first input of the operational amplifier circuit,
in the first arithmetic operation,
when the first or second standard reference voltage is stored in the first capacitor in the first storage operation, the first capacitor is connected between the input to receive the analog signal and the first input, and when the analog signal is stored in the first capacitor in the first storage operation, the first capacitor is connected between the first output and the first input,
the second capacitor is connected between the second output and the first input,
the operation value is generated in the output of the gain stage by the third capacitor being connected between the output and the first input of the operational amplifier circuit,
in the second A/D conversion operation,
the gain stage performs a second arithmetic operation of generating an operation value with the operational amplifier circuit and the first to third capacitors, and a second storage operation of storing the operation value in the first and second capacitors, and
in the second arithmetic operation, the operation value is generated in the output of the gain stage by the third capacitor being connected between the output and the first input of the operational amplifier circuit, and the first and second capacitors being respectively connected between the first or second output and the first input of the D/A conversion circuit.
#1# 2. The A/D converter according to claim 1,
wherein the third capacitor has a capacity that is double the capacity of the first or second capacitor.
#1# 3. The A/D converter according to claim 1, wherein
the A/D conversion circuit includes first and second conversion reference voltages,
the first conversion reference voltage is higher than a median between the first standard reference voltage and the second standard reference voltage value and lower than the first standard reference voltage,
the first conversion reference voltage in the first A/D conversion operation is higher than the first conversion reference voltage in the second A/D conversion operation,
the second conversion reference voltage is lower than the median and higher than the second standard reference voltage,
the second conversion reference voltage in the first A/D conversion operation is lower than the second conversion reference voltage in the second A/D conversion operation,
the A/D conversion circuit generates a ternary digital signal, and
the logical circuit generates a control signal including first to third values.
#1# 4. The A/D converter according to claim 3, wherein
when the first standard reference voltage is represented by VRH and the second standard reference voltage is represented by VRL,
the first conversion reference voltage VRC1H and the second conversion reference voltage VRC1L in the first A/D conversion operation are respectively expressed by the following formulae:

VRC1H=(3 VRH+VRL)/4; and

VRC1L=(VRH+3 VRL)/4, and
the first conversion reference voltage VRC2H and the second conversion reference voltage VRC2L in the second A/D conversion operation are respectively expressed by the following formulae:

VRC2H=(5 VRH+3 VRL)/8; and

VRC2L=(3 VRH+5 VRL)/8.
#1# 5. The A/D converter according to claim 1, wherein
the conversion reference voltage in the first A/D conversion operation is a median between the first standard reference voltage and the second standard reference voltage value,
the A/D conversion circuit generates a 1-bit digital signal, and
the logical circuit generates a control signal having first and second values.
#1# 6. The A/D converter according to claim 5,
wherein a first conversion reference voltage VRC2H and a second conversion reference voltage VRC2L referred to in the second A/D conversion operation are respectively expressed by the following formulae:

VRC2H=(5 VRH+3 VRL)/8; and

VRC2L=(3 VRH+5 VRL)/8.
#1# 7. The A/D converter according to claim 1, wherein
in the first storage operation, the first capacitor is connected between the first output or the input of the gain stage and the reference potential, and the second capacitor is connected between the second output or the input of the gain stage and the reference potential.
#1# 8. An image sensor device, comprising:
a cell array including an array of image sensor cells; and
a converter array connected to the cell array and including a plurality of A/D converters, wherein
each of the A/D converters is connected to the image sensor cells via a column line of the cell array, and
each of the A/D converters is the A/D converter according to claim 1.
#1# 9. A method of generating a digital signal from an analog signal using the A/D converter according to claim 1, comprising:
a first initial storage step of storing the analog signal from the input of the gain stage in the first capacitor, and connecting the output and the first input of the operational amplifier circuit to perform the first storage operation;
a first arithmetic step of connecting the first capacitor between the first output and the first input and performing the first arithmetic operation;
a first storage step of storing the analog signal from the input of the gain stage in the first capacitor and performing the first storage operation;
an integral A/D conversion step of repeating the first arithmetic step and the first storage step a predetermined number of times;
a second initial storage step of storing a residual analog signal as an operation value in the integral A/D conversion step in the first and second capacitors and performing the second storage operation;
a second arithmetic step of performing the second arithmetic operation;
a second storage step of storing, in the first and second capacitors, the operation value generated in the output of the gain stage in the second arithmetic step and performing the second storage operation; and
a cyclic A/D conversion step of repeating the second arithmetic step and the second storage step a predetermined number of times.
#1# 10. A method of generating a digital signal from an analog signal from an image sensor device including an array of image sensor cells by using the A/D converter according to claim 1, the image sensor cells being capable of generating a first signal which indicates a reset level, and a second signal which indicates a signal level superimposed on the reset level,
the method comprising:
a first initial storage step of storing the first signal received via the input of the gain stage in the first capacitor, and connecting the output and the first input of the operational amplifier circuit to perform the first storage operation;
a first reset level arithmetic step of connecting the first capacitor between the first output and the first input and performing the first arithmetic operation;
a first reset level storage step of storing the analog signal from the input of the gain stage in the first capacitor and performing the first storage operation;
a first reset level integral A/D conversion step of repeating the first reset level arithmetic step and the first reset level storage step a predetermined number of times;
a first signal level storage step of storing a first or second standard reference voltage supplied from the first output in the first capacitor and performing the first storage operation;
a first signal level arithmetic step of connecting the first capacity between the input and the first input of the gain stage to which the second signal has been supplied and performing the first arithmetic operation;
a first signal level integral A/D conversion step of repeating the first signal level arithmetic step and the first signal level storage step a predetermined number of times;
a second initial storage step of storing, in the first and second capacitors, a residual analog signal as an operation value in the first signal level integral A/D conversion step, and performing the second storage operation;
a second arithmetic step of performing the second arithmetic operation;
a second storage step of storing, in the first and second capacitors, the operation value generated in the output of the gain stage in the second arithmetic step, and performing the second storage operation; and
a cyclic A/D conversion step of repeating the second arithmetic step and the second storage step a predetermined number of times.

The present application is a 35 U.S.C. §§371 national phase conversion of PCT/JP2012/053868, filed Feb. 17, 2012, which claims priority to Japanese Patent Application No. 2011-033718, filed Feb. 18, 2011, the contents of both of which are incorporated herein by reference. The PCT International Application was published in the Japanese language.

The present invention relates to an A/D converter, an image sensor device, and a method of generating a digital signal from an analog signal.

Patent Literature 1 describes an A/D converter. With this A/D converter, integral (or folding integral) A/D conversion is performed to an input analog signal, and cyclic A/D conversion is performed to a residual analog signal of the folding integral A/D conversion. In the folding integral A/D conversion, operation for A/D conversion is performed while repeating the sampling of the input signal and the integration of the sampled values, and a digital value is thereby obtained from an analog signal. With this method of A/D conversion, since the dynamic range can be expanded based on the folding operation while reducing the noise based on integration, it is possible to satisfy both low noise and dynamic range.

Patent Literature 1: WO 2008/016049

With the folding integral A/D converter described in Patent Literature 1, for instance, when the voltage range of the input signal is 0 to 1 V, the output range will be double at −1 V to 1 V. In the foregoing case, if the cyclic A/D conversion to be performed after the folding integral A/D conversion is configured from an entire differential cyclic A/D converter, it is possible to accommodate an input voltage range that is double the input voltage range in the folding integration while using the same reference voltage. Nevertheless, if the cyclic A/D converter is configured from a single-ended A/D converter, there is a problem in that it is only possible to accommodate an input voltage range that is ½ of the entire differential. In other words, if a single-ended A/D converter is applied to the A/D converter described in Patent Literature 1, the amplitude range of the input voltage will be limited to half. Meanwhile, there were demands for this A/D converter to adopt a single-ended configuration for downsizing and achieving lower power consumption.

Thus, and object of this invention is to realize, with a single-ended configuration, an A/D converter which performs A/D conversion based on folding integration and cyclic A/D conversion of a residual analog signal thereof.

One aspect of the present invention is a single-ended A/D converter. This A/D converter comprises a gain stage which includes an input for receiving an analog signal to be converted into a digital value, an output, and an operational amplifier circuit having a first input, a second input and an output, an A/D conversion circuit which refers to a conversion reference voltage and generates a digital signal including one or more bits based on a signal from the output of the gain stage, a logical circuit which generates a control signal according to the digital signal, and a D/A conversion circuit which has first and second outputs, and provides at least a first standard reference voltage or a second standard reference voltage to the gain stage via the first and second outputs in accordance with the control signal, wherein the gain stage includes first to third capacitors, a capacity of the third capacitor is greater than capacities of the first and second capacitors, the second input of the operational amplifier circuit receives a reference potential, the first standard reference voltage is higher than the second standard reference voltage value, the D/A conversion circuit includes a switch circuit for providing either the first or second standard reference voltage to the first output and providing either the first or second standard reference voltage to the second output in response to the control signal, the A/D converter performs a first A/D conversion operation and a second A/D conversion operation, in the first A/D conversion operation, the gain stage performs a first arithmetic operation of generating an operation value with the operational amplifier circuit and the first to third capacitors, and a first storage operation, in the first storage operation, the first capacitor stores a first or second standard reference voltage supplied from the first output, or the analog signal, the second capacitor stores a first or second standard reference voltage supplied from the second output, the third capacitor is connected between the output and the first input of the operational amplifier circuit, in the first arithmetic operation, when the first or second standard reference voltage is stored in the first capacitor in the first storage operation, the first capacitor is connected between the input to receive the analog signal and the first input, and when the analog signal is stored in the first capacitor in the first storage operation, the first capacitor is connected between the first output and the first input, the second capacitor is connected between the second output and the first input, the operation value is generated in the output of the gain stage by the third capacitor being connected between the output and the first input of the operational amplifier circuit, in the second A/D conversion operation, the gain stage performs a second arithmetic operation of generating an operation value with the operational amplifier circuit and the first to third capacitors, and a second storage operation of storing the operation value in the first and second capacitors, and in the second arithmetic operation, the operation value is generated in the output of the gain stage by the third capacitor being connected between the output and the first input of the operational amplifier circuit, and the first and second capacitors being respectively connected between the first or second output and the first input of the D/A conversion circuit.

According to this A/D converter, by performing control of operational procedures in a same circuit configuration, a first A/D conversion operation for performing a folding integral A/D conversion and a second A/D conversion operation for performing a cyclic A/D conversion are realized. Moreover, in the first A/D conversion operation, since the capacity of the third capacitor used in the integration of an output signal is greater than the capacity of the first and second capacitors used for storing the analog signal and the standard reference voltage to be subject to A/D conversion, the analog signal that is input in the folding integral A/D conversion is attenuated according to the capacity ratio and subject to sampling and integration. Consequently, the voltage range of the analog signal that is output in the folding integral A/D conversion also decreases according to the capacity ratio of the capacitors, and the A/D converter can be therefore constructed with a single-ended configuration.

With the A/D converter according to the present invention, the third capacitor has a capacity that is double the capacity of the first or second capacitor.

According to this A/D converter, the analog signal that is input in the folding integral A/D conversion is attenuated to ½ and subject to sampling and integration. Consequently, since the voltage range of the analog signal that is output in the folding integral A/D conversion also becomes ½ in accordance with the capacity ratio of the capacitors, an input voltage that is suitable for a single-ended A/D converter is provided in the cyclic A/D conversion.

With the A/D converter according to the present invention, the conversion reference voltage is a median between the first standard reference voltage and the second standard reference voltage value, the A/D conversion circuit generates a 1-bit digital signal, and the logical circuit generates a control signal having first and second values.

According to this A/D converter, since a digital signal is generated based on one conversion reference voltage that was appropriately set, the A/D conversion circuit can be configured simply, and the circuit to receive the generated digital signal can also adopt a simple configuration.

With the A/D converter according to the present invention, a first conversion reference voltage VRC2H and a second conversion reference voltage VRC2L in the second A/D conversion operation are respectively expressed by the following formulae:
VRC2H=(5 VRH+3 VRL)/8; and
VRC2L=(3 VRH+5 VRL)/8.

According to this A/D converter, the second A/D conversion operation is performed appropriately.

With the A/D converter according to the present invention, the A/D conversion circuit includes first and second conversion reference voltages, the first conversion reference voltage is higher than a median between the first standard reference voltage and the second standard reference voltage value and lower than the first standard reference voltage, the first conversion reference voltage in the first A/D conversion operation is higher than the first conversion reference voltage in the second A/D conversion operation, the second conversion reference voltage is lower than the median and higher than the second standard reference voltage, the second conversion reference voltage in the first A/D conversion operation is lower than the second conversion reference voltage in the second A/D conversion operation, the A/D conversion circuit generates a ternary digital signal, and the logical circuit generates a control signal including first to third values.

According to this A/D converter, since the conversion reference voltage is set to an appropriate voltage, the first A/D conversion operation and the second A/D conversion operation are performed appropriately.

With the A/D converter according to the present invention, when the first standard reference voltage is represented by VRH and the second standard reference voltage is represented by VRL, the first conversion reference voltage VRC1H and the second conversion reference voltage VRC1L in the first A/D conversion operation are respectively expressed by the following formulae:
VRC1H=(3 VRH+VRL)/4; and
VRC1L=(VRH+3 VRL)/4, and

the first conversion reference voltage VRC2H and the second conversion reference voltage VRC2L in the second A/D conversion operation are respectively expressed by the following formulae:
VRC2H=(5 VRH+3 VRL)/8; and
VRC2L=(3 VRH+5 VRL)/8.

According to this A/D converter, the second A/D conversion operation is performed appropriately.

With the A/D converter according to the present invention, in the first storage operation, the first capacitor is connected between the first output or the input of the gain stage and the reference potential, and the second capacitor is connected between the second output or the input of the gain stage and the reference potential.

According to this A/D converter, the standard reference voltage supplied from the first output, or the analog signal supplied from the input of the gain stage is stored in the first capacitor, and the standard reference voltage supplied from the second output, or the analog signal supplied from the input of the gain stage is stored in the second capacitor.

Moreover, another aspect of the present invention is a single-ended A/D converter comprising a gain stage which includes an input for receiving an analog signal to be converted into a digital value, an output, and an operational amplifier circuit having a first input, a second input and an output, an A/D conversion circuit which refers to a conversion reference voltage and generates a digital signal including one or more bits based on a signal from the output of the gain stage, a logical circuit which generates a control signal according to the digital signal, a D/A conversion circuit which has first and second outputs, and provides at least a first standard reference voltage or a second standard reference voltage to the gain stage via the first and second outputs in accordance with the control signal, and a reference voltage generation circuit which generates the conversion reference voltage by dividing the first and second standard reference voltages, wherein the gain stage includes first to third capacitors, a capacity of the third capacitor is greater than capacities of the first and second capacitors, the second input of the operational amplifier circuit receives a reference potential, the first standard reference voltage is higher than the second standard reference voltage value, the D/A conversion circuit includes a switch circuit for providing either the first or second standard reference voltage to the first output and providing either the first or second standard reference voltage to the second output in response to the control signal, the A/D converter performs a first A/D conversion operation of causing the A/D conversion circuit to refer to one conversion reference voltage or the first and second conversion reference voltages and generate a 1 bit or ternary digital signal, and a second A/D conversion operation of causing the A/D conversion circuit to refer to the first and second conversion reference voltages and generate a ternary digital signal, the reference voltage generation circuit generates a voltage that is higher than a median between the first standard reference voltage and the second standard reference voltage value and lower than the first standard reference voltage as the first conversion reference voltage for the second A/D conversion operation, and generates a voltage that is lower than the median and higher than the second standard reference voltage as the second conversion reference voltage for the second A/D conversion operation, and generates the median as the one conversion reference voltage for the first A/D conversion, or generates a voltage that is higher than the first conversion reference voltage for the second A/D conversion operation and lower than the first standard reference voltage as the first conversion reference voltage for the first conversion operation and generates a voltage that is lower than the second conversion reference voltage for the second A/D conversion operation and higher than the second standard reference voltage as the second conversion reference voltage for the first conversion operation.

Another aspect of the present invention is an image sensor device. This image sensor device comprises a cell array including an array of image sensor cells, and a converter array connected to the cell array and including a plurality of A/D converters, wherein each of the A/D converters is connected to the image sensor cells via a column line of the cell array, and each of the A/D converters is the foregoing A/D converter. According to this image sensor device, the area of the image sensor device can be reduced since the A/D converter is constructed with a single-ended configuration.

Yet another aspect of the present invention is a method of generating a digital signal from an analog signal using an A/D converter. This method is a method of generating a digital signal from an analog signal using the A/D converter described above, comprising: a first initial storage step of storing the analog signal from the input of the gain stage in the first capacitor, and connecting the output and the first input of the operational amplifier circuit to perform the first storage operation, a first arithmetic step of connecting the first capacitor between the first output and the first input and performing the first arithmetic operation, a first storage step of storing the analog signal from the input of the gain stage in the first capacitor and performing the first storage operation, an integral A/D conversion step of repeating the first arithmetic step and the first storage step a predetermined number of times, a second initial storage step of storing a residual analog signal as an operation value in the integral A/D conversion step in the first and second capacitors and performing the second storage operation, a second arithmetic step of performing the second arithmetic operation, a second storage step of storing, in the first and second capacitors, the operation value generated in the output of the gain stage in the second arithmetic step and performing the second storage operation, and a cyclic A/D conversion step of repeating the second arithmetic step and the second storage step a predetermined number of times.

According to this method, as a result of using a single-ended A/D converter and subjecting the input analog signal to folding integration A/D conversion and subjecting the residual analog signal thereof to cyclic A/D conversion, a digital signal corresponding to an analog signal based on the results of both A/D conversions is generated.

The method of generating a digital signal from an analog signal using an A/D converter according to the present invention is a method of generating a digital signal from an analog signal from an image sensor device including an array of image sensor cells by using the foregoing A/D converter, the image sensor cells being capable of generating a first signal which indicates a reset level, and a second signal which indicates a signal level superimposed on the reset level, the method comprising a first initial storage step of storing the first signal received via the input of the gain stage in the first capacitor, and connecting the output and the first input of the gain stage to perform the first storage operation, a first reset level arithmetic step of connecting the first capacitor between the first output and the first input and performing the first arithmetic operation, a first reset level storage step of storing the analog signal from the input of the gain stage in the first capacitor and performing the first storage operation, a first reset level integral A/D conversion step of repeating the first reset level arithmetic step and the first reset level storage step a predetermined number of times, a first signal level storage step of storing a first or second standard reference voltage supplied from the first output in the first capacitor and performing the first storage operation, a first signal level arithmetic step of connecting the first capacity between the input and the first input of the gain stage to which the second signal has been supplied and performing the first arithmetic operation, a first signal level integral A/D conversion step of repeating the first signal level arithmetic step and the first signal level storage step a predetermined number of times, a second initial storage step of storing, in the first and second capacitors, a residual analog signal as an operation value in the first signal level integral A/D conversion step, and performing the second storage operation, a second arithmetic step of performing the second arithmetic operation, a second storage step of storing, in the first and second capacitors, the operation value generated in the output of the gain stage in the second arithmetic step, and performing the second storage operation, and a cyclic A/D conversion step of repeating the second arithmetic step and the second storage step a predetermined number of times.

According to this method, since the first signal level integral A/D conversion step is performed to the second signal so that the analog signal is integrated in an anti-phase after the first reset level integral A/D conversion step is performed to the first signal, variation in the signals from the image sensor cell can be cancelled.

According to the present invention, an A/D converter which performs A/D conversion based on folding integration and cyclic A/D conversion of a residual analog signal thereof can be realized with a single-ended configuration.

FIG. 1 is a diagram showing circuit block of the A/D converter according to an embodiment of the present disclosure.

FIG. 2 is a circuit diagram of a reference voltage generation circuit in the cyclic A/D converter shown in FIG. 1.

FIG. 3 is a circuit diagram of a reference voltage generation circuit in the cyclic A/D converter shown in FIG. 1.

FIG. 4 is a diagram showing an image sensor cell.

FIG. 5 is a diagram showing an operation of the integral VD conversion in the A/D converter shown in FIG. 1.

FIG. 6 is a diagram showing the I/O characteristics of the gain stage based on simulation.

FIG. 7 is a diagram showing a comparative example of the I/O characteristics of the gain stage based on simulation.

FIG. 8 is a diagram showing the processing timing in one horizontal reading period in the case of implementing analog CDS, and a diagram showing the processing timing in one horizontal reading period in the case of implementing digital CDS.

FIG. 9 is a diagram showing the operation of cyclic A/D conversion in the A/D converter shown in FIG. 1.

FIG. 10 is a diagram showing the operation of integral A/D conversion in the A/D converter shown in FIG. 1.

FIG. 11 is a diagram showing the relation of the input level and the digital count value of an analog signal VIN, which is an input signal, corresponding to the simulation of FIG. 6.

FIG. 12 is a diagram showing the operation of integral A/D conversion in an A/D converter.

FIG. 13 is a diagram showing the I/O characteristics of the gain stage based on simulation in the operation of integral A/D conversion shown in FIG. 12.

FIG. 14 is a block diagram showing the configuration for generating a digital value from an output signal of a comparator.

FIG. 15 is a circuit diagram of a part of the configuration shown in FIG. 14.

FIG. 16 is a circuit diagram of a part of the configuration shown in FIG. 14.

The findings of the present invention can be easily understood by referring to the appended drawings as illustrated examples and giving consideration to the ensuing detailed description. An embodiment of the A/D converter, the image sensor device, and the method of generating a digital signal from an analog signal of the present invention are now explained with reference to the appended drawings. When possible, the same reference numeral is given to the same component.

FIG. 1 is a circuit diagram of the A/D converter according to this embodiment. The A/D converter 11 performs a first A/D conversion operation, which is a so-called folding integral A/D conversion, and a second A/D conversion operation which is a cyclic A/D conversion by using a same circuit configuration. The A/D converter 11 realizes the first and second A/D conversion operations by changing the time-series control pattern of a switch provided to the A/D converter 11.

The A/D converter 11 comprises a gain stage 15, an A/D conversion circuit 17, a logical circuit 19, and a D/A conversion circuit 21. Moreover, the A/D converter 11 includes a reference voltage generation circuit 37 and a clock generator 41.

The gain stage 15 includes an input 15a which receives an analog signal VIN to be converted into a digital value, and an output 15b which provides an operation value VOP. Moreover, the gain stage 15 includes a single ended operational amplifier circuit 23, and first to third capacitors 25, 27, 29.

The operational amplifier circuit 23 includes a first input 23a, an output 23b, and a second input 23c, and the phase of the signal of the output 23b is an inversion of the phase of the signal provided to the first input 23a. For example, the first and second inputs 23a, 23c are respectively an inverted input terminal and a non-inverted input terminal, and the output 23b is a non-inverted output terminal. For example, the second input 23c of the operational amplifier circuit 23 is connected to a reference potential line LCOM, and receives a reference potential VCOM.

Moreover, the gain stage 15 includes a plurality of switches for the connection of the capacitors 25, 27, 29 and the operational amplifier circuit 23. The arrangement of the switches 43, 47, 49, 51, 53, 55 shown in FIG. 1 is an example. The control of the switches 43, 47, 49, 51, 53 is performed by the clock generator 41.

Moreover, the gain stage 15 can perform a first arithmetic operation and a first storage operation in the first A/D conversion operation, and perform a second arithmetic operation and a second storage operation in the second A/D conversion operation.

In the first arithmetic operation an operation value VOP is generated with the operational amplifier circuit 23 and the first to third capacitors 25, 27, 29.

In the first storage operation, the first capacitor 25 stores a first or second standard reference voltage VRH, VRL supplied from the first output 21a of the D/A conversion circuit 21 or an analog signal VIN supplied from the input 15a of the gain stage. Moreover, in the first storage operation, the second capacitor 27 stores a first or second standard reference voltage VRH, VRL supplied from the second output 21b of the D/A conversion circuit 21. Moreover, in the first storage operation, the third capacitor 29 retains the operation value VOP by being connected between the output 23b and the first input 23a of the operational amplifier circuit 23.

Moreover, in the first arithmetic operation, when the first or second standard reference voltage VRH, VRL is stored in the first capacitor 25 in the first storage operation, the first capacitor 25 is connected between the input 15a to receive the analog signal VIN and the first input 23a of the operational amplifier circuit 23, and when the analog signal VIN is stored in the first capacitor 25 in the first storage operation, the first capacitor 25 is connected between the first output 21a of the D/A conversion circuit 21 and the first input 23a of the operational amplifier circuit 23. Moreover, in the first arithmetic operation, the second capacitor 27 is connected between the second output 21b of the D/A conversion circuit 21 and the first input 23a of the operational amplifier circuit 23. In addition, in the first arithmetic operation, the operation value VOP is generated in the output 15b of the gain stage 23 by the third capacitor 29 being connected between the output 23b and the first input 23a of the operational amplifier circuit 23.

In the second storage operation, the operation value VOP is stored in the first and second capacitors 25, 27. In the second arithmetic operation, the operation value VOP is generated with the operational amplifier circuit 23 and the first to third capacitors 25, 27, 29. In other words, in the second arithmetic operation, the operation value VOP is generated in the output 15b of the gain stage 15 by the third capacitor 29 being connected between the output 23b and the first input 23a of the operational amplifier circuit 23 and the first and second capacitors 25, 27 being respective connected between the first output 21a or the second output 21b and the first input 23a of the D/A conversion circuit 21.

The first to third capacitors 25, 27, 29 are capacities to be used for the storage and operation of various signal values. Here, the capacity C2 of the third capacitor 29 is greater than the capacities C1a, C1b of the first and second capacitors 25; 27. Consequently, the analog signal VIN that is input in the first A/D conversion operation as the folding integral A/D conversion is attenuated according to the capacity ratio (C1a/C2, C1b/C2), and subject to integration. Consequently, the voltage range of the analog signal VIN that is output in the folding integral A/D conversion also decreases in accordance with the capacity ratio of the capacitors, and the A/D converter 11 can be therefore constructed with a single-ended configuration.

Note that the third capacitor 29 has a capacity that is double the capacity of the first capacitor 25 or the second capacitor 27. In other words, the relation of C1a=½×C2 and C1b=½×C2 is established. According to the A/D converter 11 having the foregoing capacitors, the analog signal VIN that is input in the folding integral A/D conversion is attenuated to ½ and subject to sampling and integration. Thus, since the voltage range of the analog signal VOP that is output in the folding integral A/D conversion also becomes ½ in accordance with the capacity ratio of the capacitors, an input voltage that is suitable for a single-ended A/D converter is provided in the second A/D conversion operation as the cyclic A/D conversion.

The A/D conversion circuit 17 generates a digital signal D according to the conversion reference voltages VRCH, VRCL based on the signal VOP from the output 23b of the gain stage 23.

The A/D conversion circuit 17 may include, for example, two comparators 17a, 17b. The comparators 17a, 17b respectively compare the input analog signal with respective predetermined first and second conversion reference voltages VRCH, VRCL, and, as shown in FIG. 1, provide the comparative result signals B0, B1. The conversion reference voltages VRCH, VRCL in the A/D conversion circuit 17 are provided by the reference voltage generation circuit 37. The digital signal D indicates the A/D conversion value. The digital signal D includes, for instance, 2 bits (B0, B1), and the respective bits (B0, B1) may take on “1” or “0”. The digital signal D is expressed as (D=B0+B1). With the A/D converter 11, one integration operation based on a combination of bits (B0, B1) or a digital value for each round has first to third values (D=0, D=1, D=2). In other words, the comparators 17a, 17b perform operations as follows:
when VOP>VRCH, B1=1, B0=1;
when VRCL<VOP≦VRCH, B1=0, B0=1; and
when VOP≦VRCL, B1=0, B0=0.

Moreover, the A/D conversion circuit 17 may also generate the digital signal D by using, for example, one comparator 17a in the first A/D conversion operation. In the foregoing case, the digital signal D is only 1 bit (B1), and may express a binary. Moreover, the signal that is used as a reference in the comparator 17a is the conversion reference voltage VRCH. In the foregoing case, the comparator 17a performs operations as follows:
when VOP>VRCH, B1=1; and
when VOP≦VRCH, B1=0.

The reference voltage generation circuit 37 is a circuit for generating the first and second conversion reference voltages VRCH, VRCL based on the first and second standard reference voltages VRH, VRL. Note that the first standard reference voltage VRH and the second standard reference voltage VRL are supplied from the reference voltage sources 33, 35. FIG. 2 is an example of the circuit diagram of the reference voltage generation circuit 37. As shown in FIG. 2, the reference voltage generation circuit 37 is a circuit which generates a reference voltage, for example, by dividing the first and second standard reference voltages with a ladder resistor, and generates voltages VRC1H, VRC2H, VRC2L, VRC1L according to resistors R1 to R5 having a predetermined resistance value based on the first and second standard reference voltages VRH, VRL. In the first A/D conversion operation, the voltages VRC1H, VRC1L are supplied as the first and second conversion reference voltages VRCH, VRCL based on the operation of the switch SI. Meanwhile, in the second A/D conversion operation, the voltage VRC2H, VRC2L are supplied as the first and second conversion reference voltages VRCH, VRCL based on the operation of the switch SA.

According to the reference voltage generation circuit 37, the first conversion reference voltage VRCH is higher than a median between the first standard reference voltage VRH and the second standard reference voltage value VRL and lower than the first standard reference voltage VRH. Moreover, the first conversion reference voltage VRCH in the first A/D conversion operation is higher than the first conversion reference voltage VRCH in the second A/D conversion operation. Moreover, the second conversion reference voltage VRCL is lower than a median between the first standard reference voltage VRH and the second standard reference voltage value VRL, and higher than the second standard reference voltage VRL. Moreover, the second conversion reference voltage VRCL in the first A/D conversion operation is lower than the second conversion reference voltage VRCL in the second A/D conversion operation. Since the first and second conversion reference voltages VRCH, VRCL are generated as described above, the first A/D conversion operation and the second A/D conversion operation are performed appropriately.

Moreover, for example, by setting the resistance values of the resistors R1 to R5 to be values such as resistor R1=2R, resistor R2=R, resistor R3=2R, resistor R4=R, resistor R5=2R (R is a predetermined resistance value), preferably the voltages VRC1H, VRC1L expressed by the following formulae are supplied as the first and second conversion reference voltages VRCH, VRCL in the first A/D conversion operation:
VRC1H=(3 VRH+VRL)/4; and
VRC1L=(VRH+3 VRL)/4.

Moreover, preferably, the voltage VRC2H, VRC2L expressed by the following formulae are supplied as the first and second conversion reference voltages VRCH, VRCL in the second A/D conversion operation:
VRC2H=(5 VRH+3 VRL)/8; and
VRC2L=(3 VRH+5 VRL)/8.

Since the first and second conversion reference voltages VRCH, VRCL are generated as described above, the second A/D conversion operation is performed even more appropriately.

Moreover, an example of the circuit diagram of the reference voltage generation circuit 37 in a case where the A/D conversion circuit 17 uses one comparator 17a to generate the digital signal D in the first A/D conversion operation is shown in FIG. 3. According to this reference voltage generation circuit 37, in the first A/D conversion operation, the voltage VRC1H is supplied as the first conversion reference voltage VRCH based on the operation of the switch SI. Meanwhile, in the second A/D conversion operation, the voltages VRC2H, VRC2L are supplied as the first and second conversion reference voltages VRCH, VRCL based on the operation of the switch SA.

According to this reference voltage generation circuit 37, the first conversion reference voltage VRCH in the first A/D conversion operation is a median between the first standard reference voltage VRH and the second standard reference voltage value VRL. Moreover, the voltages VRC2H, VRC2L expressed by the following formulae are supplied as the first and second conversion reference voltages VRCH, VRCL in the second A/D conversion operation:
VRC2H=(5 VRH+3 VRL)/8; and
VRC2L=(3 V+5 VRL)/8.

The logical circuit 19 generates a control signal VCONT (for instance, φDH, φDL, φDS) according to the digital signal D. Generation of the control signal VCONT will be described later with reference to FIG. 4.

The D/A conversion circuit 21 includes first and second outputs 21a, 21b, and provides at least the first standard reference voltage VRH or the second standard reference voltage VRL to the gain stage 15 via the first and second outputs 21a, 21b according to the control signal VCONT. The first standard reference voltage VRH and the second standard reference voltage VRL are supplied from the reference voltage sources 33, 35. The D/A conversion circuit 21 includes a switch circuit 31 for providing, in response to a control signal, one of either the first or second standard reference voltage VRH, VRL, to the first output 21a, and providing one of either the first or second standard reference voltage VRH, VRL to the second output 21b.

The switch circuit 31, by operating the switches 31a, 31b, supplies the first and second standard reference voltages VRH, VRL to the first and second outputs 21a, 21b, respectively, and, by operating the switches 31a, 31c, supplies the first standard reference voltage VRH to both the first and second outputs 21a, 21b, and, by operating the switches 31b, 31c, supplies the second standard reference voltage VRL to both the first and second outputs 21a, 21b. The first and second outputs 21a, 21b of the D/A conversion circuit 21 are respectively connected to one ends 25a, 27a of the first and second capacitors 25, 27. Since the opening and closing of the switches 31a to 31c are respectively controlled by the control signals φDH, φDS, φDL from the logical circuit 17, the values of the digital signals B1, B0 determine whether any one of the control signals φDH, φDS, φDL will become active.

When the voltages supplied from the first and second outputs 21a, 21b are respectively VDA1, VDA2, the D/A conversion circuit 21 performs, for example, the following control in response to the control signal VCONT from the logical circuit 17:
when condition D=2 is satisfied: VDA1=VDA2=VRH;
when condition D=1 is satisfied: VDA1=VRH, VDA2=VRL; and
when condition D=0 is satisfied: VDA1=VDA2=VRL.

Moreover, in the first A/D conversion operation, in a configuration where the A/D conversion circuit 17 uses one comparator 17a to generate the digital signal D, the D/A conversion circuit 21 performs the following control in accordance with the control signal VCONT based on the digital signal B1 from the comparator 17a:
when condition B1=1 is satisfied: VDA1=VRH, VDA2=VRL; and
when condition B1=0 is satisfied: VDA1=VDA2=VRL.

Another aspect of the present invention is an image sensor device. FIG. 4 is a diagram showing a pixel of an image sensor. This image sensor device comprises a cell array including an array of image sensor cells 2a, and a converter array which is connected to the cell array and includes a plurality of A/D converters 11. Each of the A/D converters 11 is connected to the image sensor cells 2a via a column line 8 of the cell array.

The image sensor cell 2a has a structure, for instance, of a CMOS image sensor cell. A photodiode DF receives one pixel worth of light L related to the image. A gate of a selection transistor MS is connected to a row selection line S extending in a row direction. A gate of a reset transistor MR is connected to a reset line R. A gate of a transfer transistor MT is connected to a transfer selection line extending in a row direction. One end of the photodiode DF is connected to a floating diffusion layer FD via the transfer transistor MT. The floating diffusion layer FD is connected to a reset potential line Reset via the reset transistor MR and also connected to the gate of the transistor MA. One current terminal (for instance, a drain) of the transistor MA is connected to the column line 8 via the selection transistor MS. The transistor MA provides a potential to the column line via the selection transistor MS according to the electric charge of the floating diffusion layer FD.

The image sensor cell 2a structured as described above can generate a first signal indicating a reset level, and a second signal indicating a signal level that is superimposed on the reset level. In other words, the image sensor cell 2a foremost provides the reset control signal R to the reset transistor MR, and resets the floating diffusion layer FD. This reset level is read via the amplifying transistor MA. Subsequently, the electric charge transfer control signal TX is provided to the transfer transistor MT, and a photoinduced signal electric charge is transferred from the photodiode DF to the floating diffusion layer. Thereafter, this signal level is read via the transistor MA. Accordingly, the pixel 2a can generate a first signal S1 indicating a reset level, and a second signal S2 indicating a signal level that is superimposed on the reset level.

Explanation of the first A/D conversion operation in the A/D converter 11 shown in FIG. 1 is continued with reference to FIG. 5.

In FIG. 5(a), the A/D converter 11 performs a first storage operation as a first initial storage step. In this step, the analog signal VIN that was received via the input 15a of the gain stage 15 is stored in the first capacitor 25, and the output 23b and the first input 23a of the gain stage 15 are connected. Moreover, the second capacitor 27 stores the second standard reference voltage VRL supplied from the second output 21b, and the third capacitor 29 is connected between the output 23b and the first input 23a of the operational amplifier circuit 23.

The storage and connection in the first initial storage step and the respective steps explained below are realized by the switch circuit 31 and the switches 43, 47, 49, 51, 53. In the first initial storage step, the switches 31c, 47, 53, 43 are caused to be conducting and the switches 31a, 31b, 49, 51 are caused to be non-conducting based on the control signals (φDH=0, φDS=0, φDL=1) and the clock signals (φ1=1, φ2=0, φ3=0, φR=1, φS=1).

Here, the electric charges (Q1a, Q1b) accumulated in the capacities C1a, C1b will be as follows:
Q1a=C1a(VIN−VCOM)  (1); and
Q1b=C1b(VRL−VCOM)  (2).

Subsequent to the first initial storage step, the A/D converter 11 performs a first arithmetic operation as a first arithmetic step shown in FIG. 5(b) or FIG. 5(c) according to the value of D (=B1+B0).

In this step, the first arithmetic operation is performed upon connecting the first capacitor 25 between the first output 21a and the first input 23a. Moreover, the operation value VOP is generated in the output 15b of the gain stage 15 by the second capacitor 27 being connected between the second output 21b and the first input 23a, and the third capacitor 29 being connected between the output 23b and the first input 23a of the operational amplifier circuit 23. In the first arithmetic step, the switch 49 is caused to be conducting and the switches 47, 51, 53, 43 are caused to be non-conducting based on the clock signals (φ1=0, φ2=1, φ3=0, φR=0, φS=0).

The first standard reference voltage VRH or the second standard reference voltage VRL is provided to the first output 21a and the second output 21b of the D/A conversion circuit 21 based on the control of the switch circuit 31 according to the output value D (=B1+B0) from the comparators 17a, 17b.

The comparators 17a, 17b perform operations as follows:
when VOP>VRCH, B1=1, B0=1:
when VRCL<VOP≦VRCH, B1=0, B0=1; and
when VOP≦VRCL, B1=0, B0=0  (3).

When D=2, the operation of FIG. 5(b) is performed while control is carried out such that the first standard reference voltage VRH is provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. Meanwhile, when D=0, the operation of FIG. 5(b) is performed while control is carried out such that the second standard reference voltage VRL is provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. In addition, when D=1, the operation of FIG. 5(c) is performed while control is carried out such that the first standard reference voltage VRH and the second standard reference voltage VRL are respectively provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. Let it be assumed that the output value of the result of this operation is D(2).

For example, in the first initial storage step, since it is VOP=VCOM, consequently B1=0, B0=1. Accordingly, since it is D=1, the operation shown in FIG. 5(c) is performed. The output VOP in the foregoing case will be as follows.

V OP ( 1 ) = V COM + C 1 a ( V IN - V RL ) + C 1 b ( V RL - V RL ) 2 = V COM + 1 2 ( V IN - V RL ) ( 4 )

Subsequently, the A/D converter 11 performs a first storage operation shown in FIG. 5(d) as a first storage step. In the first storage step, the analog signal VIN from the input 15a of the gain stage 15 is stored in the first capacitor 25 and the second standard reference voltage VRL supplied from the second output 21b is stored in the second capacitor 27, while retaining the operation value VOP in the capacity C2, by connecting the third capacitor 29 between the output 23b and the first input 23a of the operational amplifier circuit 23. In the first storage step, the switches 31c, 47, 43 are caused to be conducting and the switches 31a, 31b, 49, 51, 53 are caused to be non-conducting based on the control signals (φDH=0, φDS=0, φDL=1) and the clock signals φ1=1, φ2=0, φ3=0, φR=0, φS=1).

Subsequently, in accordance with the value of D(2), the A/D converter 11 performs a first arithmetic operation as a first arithmetic step shown in FIG. 5(b) or FIG. 5(c). In other words, while selecting the first arithmetic operation shown in either FIG. 5(b) or FIG. 5(c) according to the value of the output value D, the A/D converter 11 implements an integral A/D conversion step of repeating the first arithmetic step and the first storage step a predetermined number of times.

The operation value in the foregoing case is expressed as shown in Formula (5) below.

V OP ( 2 ) = V OP ( 1 ) + C 1 a V IN + C 1 b V RL - C 1 a ( V RH B 0 + V RL B _ 0 ) - C 1 b ( V RH B 1 + V RL B _ 1 ) C 2 = V OP ( 1 ) + 1 2 ( V IN - V RL ) - Δ V R D ( 2 ) ( 5 )

Here, ΔVR in Formula (5) is expressed as shown in Formula (6) below.

Δ V R = 1 2 ( V RH - V RL ) ( 6 )

In the integral A/D conversion step, the operation value VOP upon repeating the first arithmetic step and the first storage step M times and performing sampling and integration is expressed as shown in Formula (7) below.

V OP ( M ) = V COM + M 2 ( V IN - V RL ) - Δ V R i = 1 M D ( i ) ( 7 )

As shown in the second term on the right side of Formula (7), when ½ gain is applied to the analog signal VIN as the input signal, sampling M times, and performing a folding integral A/D conversion, the amplitude range of the output thereof (operation value VOP) will be the same as the input signal.

FIG. 6 is a diagram showing the I/O characteristics during the operation (folding integral A/D conversion) as the integral A/D converter of the gain stage 15 that was obtained based on simulation. FIG. 6(a) is a diagram showing the I/O characteristics in the conditions of (VRH=2 V, VRL=1 V, reference voltage VRI=VRL in the arithmetic operation, VCOM=1.5 V, sampling frequency M=16). As shown in FIG. 6(a), the output is 1 to 2 V relative to the input of the amplitude 1 V of 1.5 to 2.5 V, and the amplitude is contained with the range of 1 V.

Note that the foregoing explanation is an example when the second standard reference voltage VRL is adopted as the reference voltage VRI in the arithmetic operation. In other words, in FIGS. 5(a) and 5(d), the second standard reference voltage VRL is supplied to the second capacitor 27. Meanwhile, the first standard reference voltage VRH may also be adopted as the reference voltage VRI in the arithmetic operation. When the first standard reference voltage VRH is adopted, the absolute value of the output will differ in comparison to the case of adopting the second standard reference voltage VRL. In the foregoing case, Formula (7) is modified to Formula (8) below.

V OP ( M ) = V COM + M 2 ( V IN - V RH ) - Δ V R i = 1 M ( D ( i ) - 1 ) ( 8 )

Moreover, FIG. 6(b) is a diagram showing the I/O characteristics in the conditions of (VRH=2.5 V, VRL=1.5 V, reference voltage VRI=VRH in the arithmetic operation, VCOM=2.0 V, sampling frequency M=16). As shown in FIG. 6(b), the output is 1.5 to 2.5 V relative to the input of the amplitude 1 V of 1.0 to 2.0 V, and the amplitude is contained with the range of 1 V.

Here, in comparison to the I/O characteristics shown in FIG. 6(a), an example of changing the first and second conversion reference voltages VRCH, VRCL supplied to the comparators 17a, 17b is shown in FIG. 7. In the example of the I/O characteristics shown in FIG. 6(a), the first and second conversion reference voltages VRCH, VRCL were the values shown below:
VRCH=(3 VRH VRL)/4=1.75 V; and
VRCL=(VRH+3 VRL)/4=1.25 V.

Meanwhile, in the example of the I/O characteristics shown in FIG. 7, the first and second conversion reference voltages VRCH, VRCL are the values shown below:
VRCH=(5 VRH+3 VRL)/8=1.625 V; and
VRCL=(3 V+5 VRL)/8=1.375 V.

As shown in FIG. 7, when the first and second conversion reference voltages VRCH, VRCL are changed, the integral A/D conversion in the gain stage 15 is not performed favorably. Accordingly, the first and second conversion reference voltages VRCH, VRCL are preferably set to the values when the I/O characteristics of FIG. 6(a) are obtained.

Depending on whether the correlative double sampling (CDS) to the signal from the image sensor cell is performed in an analog domain (analog CDS) or a digital domain (digital CDS), the input signal in the integral A/D conversion step, which is the so-called folding integral A/D conversion, will differ, and the method of implementing the cyclic A/D conversion to be performed after the integral A/D conversion will differ. FIG. 8(a) is a diagram showing the processing timing in one horizontal reading period in the case of performing analog CDS. Moreover, FIG. 8(b) is a diagram showing the processing timing in one horizontal reading period in the case of performing digital CDS.

As shown in FIG. 8(a), upon implementing analog CDS, integral A/D conversion is performed in the period Sfr1 by using, as the analog signal VIN to be input to the gain stage 15, a first signal which is output from the image sensor cell and indicates the reset level (first reset level integral A/D conversion step). Subsequently, integral A/D conversion is performed in the period Sfs1 by using, as the analog signal VIN to be input to the gain stage 15, a second signal which indicates a signal level that was superimposed on the reset level (first signal level integral A/D conversion step). In the first signal level integral A/D conversion step, as explained later with reference to FIG. 9, operation is performed such that the polarity of the electric charge to be transferred to the third capacitor 29 as an integrator becomes inverted from the first reset level integral A/D conversion step. Consequently, a value of a higher bit can be obtained in the digital value that is obtained as a result of the signal level being subject to A/D conversion. In the digital value obtained in the foregoing case, noise is cancelled. In addition, cyclic A/D conversion is performed in the period Scs1 by using, as the input signal, the residual analog signal that is obtained as a result of the first signal level integral A/D conversion step. Consequently, a value of a lower bit can be obtained in the digital value that is obtained as a result of the signal level being subject to A/D conversion.

Moreover, as shown in FIG. 8(b), upon implementing digital CDS, integral A/D conversion is performed in the period Sfr2 by using, as the analog signal VIN to be input to the gain stage 15, a first signal which was output from the image sensor cell and indicates the reset level (first signal integral A/D conversion step). Consequently, a value of a higher bit can be obtained in the digital value that is obtained as a result of the reset level being subject to A/D conversion. Subsequently, cyclic A/D conversion is performed in the period Scr2 by using, as the input signal, the residual analog signal that is obtained as a result of the first signal integral A/D conversion step (first signal cyclic A/D conversion step). Consequently, a value of a lower bit can be obtained in the digital value that is obtained as a result of the reset level being subject to A/D conversion. Accordingly, digital values as a result of the reset level being subject to A/D conversion are obtained in the period Sfr2 and the period Scr2.

Subsequently, integral A/D conversion is performed in the period Sfs2 by using, as the analog signal VIN to be input to the gain stage 15, a second signal which indicates the signal level that was superimposed on the reset level (second signal integral A/D conversion step). Consequently, a value of a higher bit can be obtained in the digital value that is obtained as a result of the second signal being subject to A/D conversion. In addition, cyclic A/D conversion is performed in the period Scs2 by using, as the input signal, the residual analog signal that is obtained as a result of the second signal integral A/D conversion step. Consequently, a value of a lower bit can be obtained in the digital value that is obtained as a result of the second signal being subject to A/D conversion. Accordingly, digital values as a result of the reset level being subject to A/D conversion are obtained in the period Sfs2 and the period Scs2. Accordingly, digital values as a result of the second signal being subject to A/D conversion are obtained in the period Sfs2 and the period Scs2. In addition, as a result of subtracting the digital values obtained in the period Sfr2 and the period Scr2 from the digital values obtained in the period Sfs2 and the period Scs2, it is possible to obtain a digital value of a signal level in which the output variation between cells and noise have been cancelled.

The operation of cyclic A/D conversion as the cyclic A/D conversion step in the A/D converter 11 is now explained with reference to FIG. 9. This cyclic A/D conversion is performed, for example, in the periods Scs1, Scr2, Scs2 in FIG. 8.

Foremost, the gain stage 15 performs a second storage operation as a second initial storage step as shown in FIG. 9(a). In this step, the residual analog signal as the operation value VOP in the first signal level integral A/D conversion step (period Sfs1) or the integral A/D conversion step (period Sfr2 or period Sfs2) is stored in the first, second and third capacitors 25, 27, 29. In this step, the switches 31c, 47, 51 are caused to be conducting and the switches 31a, 31b, 43, 49, 53 are caused to be non-conducting based on the control signals (φDH=0, φDS=1, φDL=0) and the clock signals (φ1=1, φ2=0, φ3=1, φR=0, φS=0). Moreover, in this step, the operation value VOP in the first signal level integral A/D conversion step or the integral A/D conversion step is provided to the comparators 17a, 17b. The comparators 17a, 17b generate the digital signals B1, B0 based on the provided operation value VOP.

Next, subsequent to the second initial storage step, the gain stage 15 performs a second arithmetic operation as a second arithmetic step shown in FIG. 9(b) or FIG. 9(c) according to the value of D (=B1+B0). In the second arithmetic operation, the gain stage 15 generates the operation value VOP with the operational amplifier circuit 23 and the capacitors 25, 27, 29. In the second arithmetic operation, the third capacitor 29 is connected between the output 15b and the input 15a of the operational amplifier circuit 15, the first capacitor 25 is connected between the first output 21a and the first input 23a, and the second capacitor 27 is connected between the second output 21b and the first input 23a. In the second arithmetic step, the switch 49 is caused to be conducting and the switches 47, 51, 53, 43 are caused to be non-conducting based on the clock signals (φ1=0, φ2=1, φ3=0, φR=0, φS=0).

The first standard reference voltage VRH or the second standard reference voltage VRL is provided to the first output 21a and the second output 21b of the D/A conversion circuit 21 based on the control of the switch circuit 31 according to the output value D (=B1+B0) from the comparators 17a, 17b.

The comparators 17a, 17b perform operations as follows:
when VOP>VRCH, D=2 (B1=1, B0=1);
when VRCL<VOP≦VRCH, D=1 (B1=0, B0=1); and
when VOP≦VRCL, D=0 (B1=0, B0=0).

When D=2, the operation of FIG. 9(b) is performed while control is carried out such that the first standard reference voltage VRH is provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. Meanwhile, when D=0, the operation of FIG. 9(b) is performed while control is carried out such that the second standard reference voltage VR, is provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. In addition, when D=1, the operation of FIG. 9(c) is performed while control is carried out such that the first standard reference voltage VRH and the second standard reference voltage VRL are respectively provided from the first output 21a and the second output 21b of the D/A conversion circuit 21.

Next, subsequent to the second arithmetic step, the gain stage 15 performs a second storage operation as a second storage step shown in FIG. 9(a).

The second storage step differs from the second initial storage step with respect to the point that the operation value VOP in the second arithmetic step is stored in the first, second and third capacitors 25, 27, 29.

In addition, the gain stage 15 performs the cyclic A/D conversion step by repeating the second arithmetic step and the second storage step a predetermined number of times.

The integral A/D conversion operation is performed, for instance, in the period Sfs1 in FIG. 8(a) is now explained with reference to FIG. 10. FIG. 10 shows an example of the integral A/D conversion operation performed to the second signal which indicates the signal level that was superimposed on the reset level in case of implementing analog CDS as explained above. In other words, the A/D conversion operation is performed such that the polarity of the electric charge to be transferred to the capacitor configuring an integrator becomes inverted from the integral A/D conversion (refer to FIG. 5) which was performed to the first signal indicating the reset level.

Foremost, the gain stage 15 causes the A/D converter 11 to perform a first storage operation as a first signal level storage step shown in FIG. 10(a) or FIG. 10(b) according to the value of the output value D in the arithmetic operation of the preceding step. In this step, the gain stage 15 stores the first standard reference voltage VRH or the second standard reference voltage VRL supplied from the first output 21a in the first capacitor 25 and stores the first standard reference voltage VRH or the second standard reference voltage VRL supplied from the second output 21b in the second capacitor 27 while retaining, in the capacity C2, the operation value VOP in the first reset level integral A/D conversion step by connecting the third capacitor 29 between the output 23b and the first input 23a of the operational amplifier circuit 23.

When D=2, the operation of FIG. 10(a) is performed while control is carried out such that the second standard reference voltage VRL is provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. Meanwhile, when D=0, the operation of FIG. 10(a) is performed while control is carried out such that the first standard reference voltage VRH is provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. In addition, when D=1, the operation of FIG. 10(b) is performed while control is carried out such that the first standard reference voltage VRH and the second standard reference voltage VRL are respectively provided from the first output 21a and the second output 21b of the D/A conversion circuit 21.

Subsequently, the gain stage 15 performs a first arithmetic operation as a first signal level arithmetic step shown in FIG. 10(c). In this step, the gain stage 15 connects the first capacitor 25 between the input VIN and the first input 23a of the gain stage 15 to which the second signal has been supplied, and connects the second capacitor 27 between the second output 21b and the first input 23a.

Since the analog signal VIN and the reference voltage VRI in the operational amplifier circuit 23 are supplied to the first and second capacitors 25, 27 after the first or second standard reference voltage is supplied to the first and second capacitors 25, 27, the electric charge related to the analog signal VIN is transferred to the integrator in polarity that is inverted from the integral A/D conversion shown in FIG. 5.

When the reference voltage VRI in the operational amplifier circuit 23 is (VRI=VRL), the operation value VOP (M+1) in the foregoing case is expressed as shown in Formula (9) below.

V OP ( M + 1 ) = V OP ( M ) - 1 2 ( V IN - V RL ) + Δ V R D ( M + 1 ) ( 9 )

In addition, the operation value VOP (2M) upon repeating the first signal level arithmetic step and the first signal level storage step M times is expressed as shown in Formula (10) below.

V OP ( 2 M ) = V OP ( M ) - M 2 ( V IN - V RL ) + Δ V R i = 1 M D ( M + i ) ( 10 )

Moreover, when VRI=VRH, Formula (10) is modified as shown in Formula (11) below.

V OP ( 2 M ) = V OP ( M ) - M 2 ( V IN - V RH ) + Δ V R i = 1 M ( D ( M + i ) - 1 ) ( 11 )

Moreover, since the analog signal VIN provided to the input 15a of the gain stage 15 is the signal VRES of the reset level in the first reset level integral A/D conversion step (1 to M-th sampling and integration), and the analog signal VIN provided to the input 15a of the gain stage 15 is the signal VSIG of the signal level in the first signal level integral A/D conversion step (M+1 to 2M-th sampling and integration), Formula (10) is expressed as shown in Formula (12) below.

V OP ( 2 M ) = V COM + M 2 ( V RES - V SIG ) + Δ V R ( i = 1 M D ( M + i ) - i = 1 M D ( i ) ) ( 12 )

In addition, Formula (12) is expressed as shown in Formula (13) below.

M ( V RES - V SIG ) 2 Δ V R = V OP ( 2 M ) - V COM Δ V R + ( i = 1 M D ( i ) - i = 1 M D ( M + i ) ) ( 13 )

In addition, Formula (13) is expressed as shown in Formula (14) below by using Formula (6).

M ( V RES - V SIG ) V RH - V RL = 2 V OP ( 2 M ) - V COM V RH - V RL + ( i = 1 M D ( i ) - i = 1 M D ( M + i ) ) ( 14 )

As a result of performing an m-bit cyclic A/D conversion to VOP (2M) on the right side of Formula (14), (VOP (2M)−VCOM)/(VRH−VRL) in the first term on the right side of Formula (14) is converted into a digital value which takes on a value from −0.5 to 0.5. With this digital value as X, this is expressed as shown in Formula (15) below.

X = [ V OP ( 2 M ) - V COM V RH - V RL ] ( 15 )

Here, the brackets [ ] mean the digital value of the value in the brackets.

In addition, value Y is expressed as shown in Formula (16) below.

Y = [ V RES - V SIG V RH - V RL ] ( 16 )

Formula (14) is expressed as shown in Formula (17) by using values X, Y.

Y = 2 X M + 1 M ( i = 1 M D ( i ) - i = 1 M D ( M + i ) ) ( 17 )

Formula (17) means that the digital value relative to the M (VRES−VSIG) to be obtained is expressed by the result of the cyclic A/D conversion and the result (digital count value) of the folding integral A/D conversion. If the result of the folding integral A/D conversion is n bits, the A/D converter 11 of this embodiment can perform A/D conversion capable of obtaining a digital value of (n+m−1) bits. Note that the digital count value, which is the result of the folding integral A/D conversion, can be obtained as a result of the counter circuit provided to the subsequent stage of the A/D conversion circuit 17 counting the number of times that 1 appeared in the output value D (B1+B0 or B1). The acquisition of this count value will be described later.

FIG. 11 is a diagram showing the relation of the input level and the digital count value of the analog signal VIN, which is the input signal corresponding to the simulation of FIG. 6. As shown in FIGS. 11(a) and 11(b), the digital count value can take on a value of 15 gradients relative to the sampling and integration performed 16 times and the input range of 1.0 V in the integral A/D conversion. Accordingly, the range of this digital count value is expressed in approximately 4 bits.

The term of

( i = 1 M D ( i ) - i = 1 M D ( M + i ) )
in Formula (13) is expressed as 4 bits since it can take on a value in the range of 0 to 14 when the range of the input level is 1.0 V. Accordingly, for example, when cyclic A/D conversion is performed so that a 12-bit output result can be obtained, since a linear signal is generated by shifting the high bit of the counter value by 1 bit, the A/D converter 11 of this embodiment can possess a dynamic range basically corresponding to 15 bits (=(12+4−1) bits). As explained above, the A/D converter 11 of this embodiment can output a digital signal having a broad dynamic range while sufficiently obtaining the noise reduction effect based on integral A/D conversion as folding integral A/D conversion.

The first A/D conversion operation in the case of the A/D conversion circuit 17 using one comparator 17a to generate the digital signal D is now explained with reference to FIG. 12.

In FIG. 12(a), the gain stage 15 performs a first storage operation as a first initial storage step. In this step, the analog signal VIN that was received the input 15a of the gain stage 15 is stored in the first capacitor 25, and the output 23b and the first input 23a of the gain stage 15 are connected. Moreover, the second capacitor 27 stores the second standard reference voltage VRL supplied from the second output 21b, and the third capacitor 29 is connected between the output 23b and the first input 23a of the operational amplifier circuit 23.

The storage and connection in the first initial storage step and the respective steps explained below are realized by the switch circuit 31 and the switches 43, 47, 49, 51, 53. In the first initial storage step, the switches 31c, 47, 53, 43 are caused to be conducting and the switches 31a, 31b, 49, 51 are caused to be non-conducting based on the control signals (φDH=0, φDS=0, φDL=1) and the clock signals (φ1=1, φ2=0, φ3=0, φR=1, φS=1).

Subsequent to the first initial storage step, the A/D converter 11 performs a first arithmetic operation as a first arithmetic step shown in FIG. 12(b) or FIG. 12(c) according to the value of D (=B1).

In this step, the first arithmetic operation is performed upon connecting the first capacitor 25 between the first output 21a and the first input 23a. Moreover, the operation value VOP is generated in the output 15b of the gain stage 15 by the second capacitor 27 being connected between the second output 21b and the first input 23a, and the third capacitor 29 being connected between the output 23b and the first input 23a of the operational amplifier circuit 23. In the first arithmetic step, the switch 49 is caused to be conducting and the switches 47, 51, 53, 43 are caused to be non-conducting based on the clock signals (φ1=0, φ2=1, φ3=0, φR=0, φS=0).

The first standard reference voltage VRH or the second standard reference voltage VRL is provided to the first output 21a and the second output 21b of the D/A conversion circuit 21 based on the control of the switch circuit 31 according to the output value D (=B1) from the comparator 17a.

The comparator 17a performs operations as follows:
when VOP>VRCH, B1=1; and
when VOP≦VRCH, B1=0.

When D=0 (B1=0), the operation of FIG. 12(b) is performed while control is carried out such that the first standard reference voltage VRH and the second standard reference voltage VRL are respectively provided from the first output 21a and the second output 21b of the D/A conversion circuit 21. Meanwhile, when D=1, the operation of FIG. 12(b) is performed while control is carried out such that the second standard reference voltage VRL is provided from the first output 21a and the second output 21b of the D/A conversion circuit 21.

Subsequently, the gain stage 15 performs a first storage operation shown in FIG. 12(d) as a first storage step. In the first storage step, the analog signal VIN from the input 15a of the gain stage 15 is stored in the first capacitor 25 and the second standard reference voltage VRL supplied from the second output 21b is stored in the second capacitor 27, while retaining the operation value VOP in the capacity C2, by connecting the third capacitor 29 between the output 23b and the first input 23a of the operational amplifier circuit 23. In the first storage step, the switches 31c, 47, 43 are caused to be conducting and the switches 31a, 31b, 49, 51, 53 are caused to be non-conducting based on the control signals (φDH=0, φDS=0, φDL=1) and the clock signals (φ1=1, φ2=0, φ3=0, φR=0, φS=1).

Subsequently, while selecting the first arithmetic operation shown in either FIG. 12(b) or FIG. 12(c) according to the value of the output value D, the gain stage 15 performs an integral A/D conversion step of repeating the first arithmetic step and the first storage step a predetermined number of times.

FIG. 13 is a diagram showing the I/O characteristics during the operation (folding integral A/D conversion) as the integral A/D converter of the gain stage 15 that was obtained based on simulation in a case where the A/D conversion circuit 17 uses one comparator 17a to generate the digital signal D. The conditions in this simulation are (VRH=2.5 V, VRL=1.5 V, reference voltage VRI=VRL in the arithmetic operation, VCOM=2.0 V, sampling and integration frequency M=16). As shown in FIG. 13, the output is 1.5 to 2.5 V relative to the input of the amplitude 1 V of 1.5 to 2.5 V, and the amplitude is contained with the range of 1 V.

The configuration of the digital unit DC for generating a digital value as a result of the A/D conversion based on the output value D of the folding integral A/D conversion, which is the first A/D conversion operation, is now explained with reference to FIGS. 14 to 16. FIG. 14(a) is a diagram showing the digital unit DCA in cases where the A/D conversion circuit 17 uses two comparators 17a, 17b and two conversion reference voltages VRCH, VRCL for generating the digital signal D. The digital unit DCA includes a complement unit CPA, an adder ADA, a register RG1A and a register RG2A. Moreover, FIG. 15 is a diagram showing the detailed configuration of the complement unit CPA, the adder ADA, and the register RG1A shown in FIG. 14(a). With the example shown in FIG. 15, a 5-bit digital value can be obtained. The operation of these configurations is now explained with reference to FIG. 14(a) and FIG. 15.

Foremost, a reset signal reset is provided to a 5-bit register RG1A (configured from five flip flops FF), and the outputs thereof are set to 0. For each cycle of integration in the integral A/D conversion, the output of the register RG1A and the 2-bit output (B1, B0) from the two comparators 17a, 17b of integral A/D conversion are added by the adder ADA (configured from five full adders FA), a clock is further added thereto, and the output result is stored in the register RG1A. As a result of repeating the foregoing adding and storage, the 2-bit output is subject to digital integration. Upon implementing A/D conversion of a first signal indicating the reset level, the signal Comp provided to the complement unit CPA is set to 0. Consequently, the output of the complement unit CPA becomes, (X2=0, X3=0, X4=0). In addition, when the input is (B0=0, B1=0), since the output becomes (X0=0, X1=0), the addition of values is not performed. Moreover, when the input is (B0=1, B1=0), since the output becomes (X0=1, X1=0), the value is added one at a time. In addition, when the input is (B0=1, B1=1), since the output becomes (X0=0, X1=1), the value is added two at a time.

Meanwhile, upon implementing A/D conversion of a second signal indicating the signal level, the signal Comp provided to the complement unit CPA is set to 1. Consequently, the output of the complement unit CPA becomes (X2=1, X3=1, X4=1). In addition, when the input is (B0=0, B1=0), since the output becomes (X0=0, X1=0, X2=0, X3=0, X4=0), the addition of values is not performed. Moreover, when the input is (B0=1, B1=0), since the output becomes (X0=1, X1=1, X2=1, X3=1, X4=1), if this is considered as the complement of 2, the value is added −1 at a time. In addition, when the input is (B0=1, B1=1), since the output becomes (X0=0, X1=1, X2=1, X3=1, X4=1), if this is considered as the complement of 2, the value is added −2 at a time.

Based on the foregoing configuration, the number of times that the reference voltage is restored is counted each time integration is repeated to the reset level and the signal level, respectively, and the frequency corresponding to the difference between the two is ultimately stored in the register RG1A. In other words, this kind of configuration can be adopted for the acquisition of a digital value based on digital CDS as explained with reference to FIG. 8(b). Note that the register RG2A stores the digital value that is obtained as a result of cyclic A/D conversion.

FIG. 14(b) is a diagram showing the digital unit DCB in cases where the A/D conversion circuit 17 uses one comparator 17a and one conversion reference voltage VRCH for generating the digital signal D. The digital unit DCB includes a complement unit CPB, an adder ADB, a register RG1B and a register RG2B. Moreover, FIG. 16 is a diagram showing the detailed configuration of the complement unit CPB shown in FIG. 14(b). Note that the configuration of the adder ADB and the register RG1B is the same as the configuration shown in FIG. 15. In the example shown in FIG. 16, a 5-bit digital value is obtained. The operation of these configurations is now explained with reference to FIG. 14(b) and FIG. 16.

Foremost, a reset signal reset is provided to a 5-bit register RG1B (configured from five flip flops FF), and the outputs thereof are set to 0. For each cycle of integration in the integral A/D conversion, the output of the register RG1B and the 1-bit output (B1) from one comparator 17a of integral A/D conversion are added by the adder ADB (configured from five full adders FA), a clock is further added thereto, and the output result is stored in the register RG1B. As a result of repeating the foregoing adding and storage, the 1-bit output is subject to digital integration. Upon implementing A/D conversion of a first signal indicating the reset level, the signal Comp provided to the complement unit CPB is set to 0. Consequently, the output of the complement unit CPB becomes, (X1=0, X2=0, X3=0, X4=0). In addition, when the input is (B1=0), since the output becomes (X0=0), the addition of values is not performed. Moreover, when the input is (B1=1), since the output becomes (X0=1), the value is added one at a time.

Meanwhile, upon implementing A/D conversion of a second signal indicating the signal level, the signal Comp provided to the complement unit CPB is set to 1. Consequently, the output of the complement unit CPB becomes (X1=0, X2=1, X3=1, X4=1). In addition, when the input is (B1=0), since the output becomes (X0=0, X1=0, X2=0, X3=0, X4=0), the addition of values is not performed. Moreover, when the input is (B1=1), since the output becomes (X0=1, X1=1, X2=1, X3=1, X4=1), if this is considered as the complement of 2, the value is added −1 at a time.

Based on the foregoing configuration, the number of times that the reference voltage is restored is counted each time integration is repeated to the reset level and the signal level, respectively, and the frequency corresponding to the difference between the two is ultimately stored in the register RG1B. In other words, this kind of configuration can be adopted for the acquisition of a digital value based on digital CDS as explained with reference to FIG. 8(b). Note that the register RG2B stores the digital value that is obtained as a result of cyclic A/D conversion.

According to the A/D converter 11 of this embodiment explained above, by performing control of operational procedures in a same circuit configuration, a first A/D conversion operation for performing a folding integral A/D conversion and a second A/D conversion operation for performing a cyclic A/D conversion are realized. Moreover, in the first A/D conversion operation, since the capacity of the third capacitor 29 used in the integration of an output signal is greater than the capacity of the first and second capacitors 25, 27 used for storing the analog signal and the standard reference voltage to be subject to A/D conversion, the analog signal VIN that is input in the folding integral A/D conversion is attenuated according to the capacity ratio and subject to sampling and integration. Consequently, the voltage range of the analog signal that is output in the folding integral A/D conversion also decreases according to the capacity ratio of the capacitors, and the A/D converter can be therefore constructed with a single-ended configuration.

The present invention was explained in detail above based on its embodiment. Nevertheless, the present invention is not limited to the foregoing embodiment. The present invention may be variously modified to the extent that such modification does not deviate from the gist of this invention.

As explained above, according to this embodiment, it is possible to realize, with a single-ended configuration, an A/D converter which performs A/D conversion based on folding integration and cyclic A/D conversion of a residual analog signal thereof.

B1, B0 . . . digital signal, C1a, C1b, C2 . . . capacity, D . . . digital signal, SA . . . switch, SI . . . switch, VCOM . . . reference potential, VCONT . . . control signal, VIN . . . analog signal, VOP . . . operation value, VRCH . . . first conversion reference voltage, VRCL . . . second conversion reference voltage, VRH . . . first standard reference voltage, VRL . . . second standard reference voltage, 31a to 31c . . . switch, 2a . . . image sensor cell, 11 . . . D/A converter, 15 . . . gain stage, 15a . . . input, 15b . . . output, 17 . . . A/D conversion circuit, 17a, 17b . . . comparator, 19 . . . logical circuit, 21 . . . D/A conversion circuit, 21a . . . first output, 21b . . . second output, 23 . . . operational amplifier circuit, 23a . . . first input, 23b . . . output, 23c . . . second input, 25 . . . first capacitor, 27 . . . second capacitor, 29 . . . third capacitor, 31 . . . switch circuit, 31a, 31b, 31c, 43, 49, 51, 53 . . . switch, 33, 35 . . . reference voltage source, 37 . . . reference voltage generation circuit, 41 . . . clock generator

Kawahito, Shoji

Patent Priority Assignee Title
10530381, Oct 25 2017 Realtek Semiconductor Corp. Operational amplifier with switchable candidate capacitors
10536160, Oct 25 2017 Realtek Semiconductor Corp. Pipelined analog-to-digital converter having operational amplifier shared by different circuit stages
10715757, Nov 11 2016 NATIONAL UNIVERSITY CORPORATION SHIZUOKA UNIVERSITY A/D converter
Patent Priority Assignee Title
20100182176,
JP2004096636,
WO2008016049,
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 17 2012NATIONAL UNIVERSITY CORPORATION SHIZUOKA UNIVERSITY(assignment on the face of the patent)
Aug 28 2013KAWAHITO, SHOJINATIONAL UNIVERSITY CORPORATION SHIZUOKA UNIVERSITYASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0313010688 pdf
Date Maintenance Fee Events
Nov 08 2016LTOS: Pat Holder Claims Small Entity Status.
Nov 08 2016LTOS: Pat Holder Claims Small Entity Status.
Feb 08 2017STOL: Pat Hldr no Longer Claims Small Ent Stat
Feb 08 2017STOL: Pat Hldr no Longer Claims Small Ent Stat
May 28 2019SMAL: Entity status set to Small.
May 28 2019SMAL: Entity status set to Small.
May 28 2019M2551: Payment of Maintenance Fee, 4th Yr, Small Entity.
May 28 2019M2551: Payment of Maintenance Fee, 4th Yr, Small Entity.
Jul 12 2023M2552: Payment of Maintenance Fee, 8th Yr, Small Entity.
Sep 07 2023M1559: Payment of Maintenance Fee under 1.28(c).
Sep 07 2023BIG: Entity status set to Undiscounted (note the period is included in the code).


Date Maintenance Schedule
Jan 12 20194 years fee payment window open
Jul 12 20196 months grace period start (w surcharge)
Jan 12 2020patent expiry (for year 4)
Jan 12 20222 years to revive unintentionally abandoned end. (for year 4)
Jan 12 20238 years fee payment window open
Jul 12 20236 months grace period start (w surcharge)
Jan 12 2024patent expiry (for year 8)
Jan 12 20262 years to revive unintentionally abandoned end. (for year 8)
Jan 12 202712 years fee payment window open
Jul 12 20276 months grace period start (w surcharge)
Jan 12 2028patent expiry (for year 12)
Jan 12 20302 years to revive unintentionally abandoned end. (for year 12)