In one embodiment, a method of forming an out-of-plane electrode includes providing an oxide layer above an upper surface of a device layer, providing a first cap layer portion above an upper surface of the oxide layer, etching a first electrode perimeter defining trench extending through the first cap layer portion and stopping at the oxide layer, depositing a first material portion within the first electrode perimeter defining trench, depositing a second cap layer portion above the first material portion, vapor releasing a portion of the oxide layer, depositing a third cap layer portion above the second cap layer portion, etching a second electrode perimeter defining trench extending through the second cap layer portion and the third cap layer portion, and depositing a second material portion within the second electrode perimeter defining trench, such that a spacer including the first material portion and the second material portion define out-of-plane electrode.
|
1. A device with an out-of-plane electrode comprising:
a device layer positioned above a handle layer;
a cap layer having a first cap layer portion above the device layer and spaced apart from an upper surface of the device layer; and
an out-of-plane electrode defined within the first cap layer portion by a spacer, the spacer having a lower nitride portion (i) terminating at a middle portion of the cap layer and (ii) extending within a lower portion of the cap layer toward a lower surface of the cap layer from the middle portion, and an upper oxide portion (i) terminating at the middle portion of the cap layer and (ii) extending within an upper portion of the cap layer toward an upper surface of the cap layer from the middle portion of the cap layer.
4. The device of
a laterally extending etch stop portion within the middle portion of the cap layer.
5. The device of
an oxide layer portion located between a second cap layer portion of the cap layer and the upper surface of the device layer; and
an etch stop extending downwardly from within the cap layer and defining a boundary of the oxide layer portion.
6. The device of
a laterally extending etch stop portion within the middle portion of the cap layer.
7. The device of
a buried oxide layer portion located between a lower surface of the device layer and an upper surface of a handle layer; and
an etch stop extending downwardly from the upper surface of the device layer and defining a boundary of the buried oxide layer portion.
|
This application is a divisional of application Ser. No. 13/232,005, filed on Sep. 14, 2011 (now U.S. Pat. No. 8,673,756), which in turn claims the benefit of U.S. Provisional Application No. 61/475,461, filed on Apr. 14, 2011. The disclosures of each of the two above-identified patent applications are hereby totally incorporated by reference in their entirety.
This invention relates to wafers and substrates such as are used in micromechanical electrical system (MEMS) devices or semiconductor devices.
Electrostatic MEMS resonators have been a promising technological candidate to replace conventional quartz crystal resonators due to the potential for smaller size, lower power consumption and low-cost silicon manufacturing. Such devices typically suffer, however, from unacceptably large motional-impedance (Rx). MEMS devices operating in the out-of-plane direction, i.e., a direction perpendicular to the plane defined by the substrate on which the device is formed, have the advantage of large transduction areas on the top and bottom surfaces, resulting in a reduction in motional-impedances. Consequently, out-of plane devices have received an increasing amount of attention resulting in significant advances in areas such as digital micro-mirror devices and interference modulators.
The potential benefit of out-of-plane electrodes is apparent upon consideration of the factors which influence the Rx. The equation which describes Rx is as follows:
wherein
“cr” is the effective damping constant of the resonator,
“η” is the transduction efficiency,
“g” is the gap between electrodes,
“A” is the transduction area, and
“V” is the bias voltage.
For in-plane devices, “A” is defined as H×L, with “H” being the height of the in-plane component and “L” being the length of the in-plane component. Thus, η is a function of H/g and H/g is constrained by the etching aspect ratio which is typically limited to about 20:1. For out-of-plane devices, however, “A” is defined as L×W, with “W” being the width of the device. Accordingly, η is not a function of the height of the out-of-plane device. Rather, η is a function of (L×W)/g. Accordingly, the desired footprint of the device is the major factor in transduction efficiency. Out-of-plane devices thus have the capability of achieving significantly greater transduction efficiency compared to in-plane devices.
Traditionally, out-of-plane electrodes are not fully utilized because of the difficulty in reliably fabricating such devices. For example, packaging is difficult for out-of-plane devices because out-of-plane electrodes are easily damaged during packaging processes. MEMS resonators incorporating an out-of-plane electrode are particularly challenging because such devices require a vacuum encapsulation process.
What is needed therefore is a simple and reliable device with an out-of-plane electrode and method for producing the device. A device incorporating an out-of-plane electrode that is easily fabricated with an encapsulated vacuum would be further beneficial.
In one embodiment, a method of forming an out-of-plane electrode includes providing an oxide layer above an upper surface of a device layer, providing a first cap layer portion above an upper surface of the oxide layer, etching a first electrode perimeter defining trench extending through the first cap layer portion and stopping at the oxide layer, depositing a first material portion within the first electrode perimeter defining trench, depositing a second cap layer portion above the deposited first material portion, vapor releasing a portion of the oxide layer, depositing a third cap layer portion above the second cap layer portion, etching a second electrode perimeter defining trench extending through the second cap layer portion and the third cap layer portion, and depositing a second material portion within the second electrode perimeter defining trench, such that a spacer including the first material portion and the second material portion define a perimeter of an out-of-plane electrode.
In a further embodiment, a device with an out-of-plane electrode includes a device layer positioned above a handle layer, a cap layer having a first cap layer portion spaced apart from an upper surface of the device layer, and an out-of-plane electrode defined within the first cap layer portion by a spacer.
In yet another embodiment a method of forming an out-of-plane electrode includes providing an oxide layer above an upper surface of a device layer, epitaxially depositing a first cap layer portion above an upper surface of the oxide layer, etching a first electrode perimeter defining trench extending through the first cap layer portion and stopping at the oxide layer, depositing a first insulating material portion within the first electrode perimeter defining trench, epitaxially depositing a second cap layer portion above the deposited first material portion, performing an HF vapor etch release on a portion of the oxide layer, epitaxially depositing a third cap layer portion above the second cap layer portion, etching a second electrode perimeter defining trench extending through the second cap layer portion and the third cap layer portion, and depositing a second insulating material portion within the second electrode perimeter defining trench, such that a spacer including the first material portion and the second material portion define a perimeter of an out-of-plane electrode.
For the purposes of promoting an understanding of the principles of the invention, reference will now be made to the embodiments illustrated in the drawings and described in the following written specification. It is understood that no limitation to the scope of the invention is thereby intended. It is further understood that the present invention includes any alterations and modifications to the illustrated embodiments and includes further applications of the principles of the invention as would normally occur to one skilled in the art to which this invention pertains.
Within the device layer 106, an in-plane electrode 114 is defined by two etch portions 116 and 118. The in-plane electrode 114 is isolated from the cap layer 110 by an etched portion 120 of the oxide layer 108. The etched portions 116, 118, and 120 are etched through vent holes 122 which are closed by the cap layer 110.
An out-of plane electrode 124 is located above the in-plane electrode 114 and electrically isolated from the in-plane electrode 114 by the etched portion 120. The out-of-plane electrode 124 is isolated from the rest of the cap layer 110 by two spacers 126 and 128. The spacers 126 and 128 include a lower nitride portion 130 which extends upwardly from the etched portion 120, and an upper oxide portion 132 which extends from the nitride portion 130 to the upper surface of the cap layer 110.
Spacers 134 and 136, which are formed like the spacers 126 and 128, electrically isolate a connector 138 in the cap layer 110 from the rest of the cap layer 110. The connector 138 is in electrical communication with a connector 140 in the device layer 106. The connector 140 is in electrical communication with the in-plane electrode 114, as described more fully below, and isolated from the remainder of the device layer 106 by isolation posts 142 and 144. The isolation posts 142 and 144 extend from the buried oxide layer 104 to the oxide layer 108. A bond pad or trace 146 is located above the passive layer 112 and in electrical communication with the connector 138.
A process for forming a sensor such as the pressure sensor 100 is discussed with reference to
The trench portions 214, 216, and 218 are then filled with a trench oxide portion 220 as shown in
Referring to
A low stress nitride is then used to fill the trenches 230 and 232 with trench nitride portions 250 and 252 while a low stress nitride layer 254 is deposited on the upper surface of the lower cap layer portion 228 as shown in
A thin epi-poly deposition layer 270 is then formed on the upper surface of the lower cap portion 228 and the upper surface of the gaskets 262 and 268 to form a middle cap layer portion 272 (see
Referring to
A trench 280 and a trench 282 are then etched as depicted in
The passivation layer 284 is then etched to create openings 292 and 294. A metal layer may then be deposited on the passivation layer 284, and etched to create bond pads or traces, resulting in a configuration such as the configuration of the pressure sensor 100 of
The above described process may be modified in a number of ways to provide additional features. By way of example,
By way of example,
The primary difference between the wafer 200 and the wafer 300, however, is that the release stop nitride portions 322 and 324 formed in the oxide layer 308 function as an etch stop. Accordingly, once the etch of the oxide layer 308 reaches the release stop nitride portions 322 and 324, no further etching of the oxide layer 308 occurs, even as the buried oxide layer 304 continues to be etched. Thus, while in the wafer 200 the area of the oxide layer 222 which is etched to release the lower cap layer portion 228 from the device layer 206 is a function of the positioning of the vent holes 274 (see
A further modification of the process described with reference to
As depicted in
A low stress nitride is then used to fill the trenches 366, 368, 370, 372, 374, and 376 with release stop nitride portions 378 and 380, electrode isolation nitride portions 382 and 384, and contact isolation portions 386 and 388 while a low stress nitride layer 390 is deposited on the upper surface of the lower cap layer portion 362 as shown in
A thin epi-poly deposition layer 410 is then formed on the upper surface of the lower cap portion 362 and the upper surface of the gaskets 394, 396, and 398 to form a middle cap layer portion 412. The middle cap layer portion 412 may be planarized if desired.
Referring to
A trench 420 and a trench 422 are then etched as depicted in
The various processes described above allow for a variety of devices to be made simultaneously on the same substrate. By way of example,
The sensor device 450, although made using the same process as, for example, the pressure sensor 100 of
By adding an interim step to the foregoing process, the accelerometer 490 of
A process for forming a sensor such as the accelerometer 490 is discussed with reference to
As shown in
Next, as shown in
An epi-poly deposition fills the contact openings 532 and 534 with lower middle contact portions 536 and 538 of epi-poly while depositing a lower cap layer portion 540 above the oxide layer 530 as shown in
A low stress nitride is then used to fill the trenches 542 and 544 with trench nitride portions 546 and 548 while a low stress nitride layer 550 is deposited on the upper surface of the lower cap layer portion 540 as shown in
A thin epi-poly deposition layer 560 is then formed on the upper surface of the lower cap portion 540 and the upper surface of the gasket 554 to form a middle cap layer portion 562 (see
Referring to
A clean high temperature seal is then performed in an epi reactor to seal the vent holes 564. The resulting configuration is shown in
Trenches 568 and trenches 570 are then etched as depicted in
The above described procedure and variations thereof allow for resonators, inertial sensors, and other such devices to be packaged at the wafer level while incorporating an electrically isolated, out-of-plane electrode into a thin-film cap. Other sensors which may be fabricated in accordance with principles discussed above include silicon cap pressure sensors.
While the invention has been illustrated and described in detail in the drawings and foregoing description, the same should be considered as illustrative and not restrictive in character. It is understood that only the preferred embodiments have been presented and that all changes, modifications and further applications that come within the spirit of the invention are desired to be protected.
O'Brien, Gary, Yama, Gary, Graham, Andrew B.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6158280, | Dec 22 1997 | Kabushiki Kaisha Toyota Chuo Kenkyusho | Detector for detecting angular velocities about perpendicular axes |
6664126, | Sep 03 1999 | University of Maryland, College Park | Process for fabrication of 3-dimensional micromechanisms |
6913941, | Sep 09 2002 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | SOI polysilicon trench refill perimeter oxide anchor scheme |
7056757, | Nov 25 2003 | Georgia Tech Research Corporation | Methods of forming oxide masks with submicron openings and microstructures formed thereby |
7825484, | Apr 25 2005 | INVENSENSE, INC | Micromachined microphone and multisensor and method for producing same |
20010038148, | |||
20100032775, | |||
20100295138, | |||
20110221013, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 25 2011 | GRAHAM, ANDREW B | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033305 | /0945 | |
Aug 25 2011 | YAMA, GARY | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033305 | /0945 | |
Aug 25 2011 | O BRIEN, GARY | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033305 | /0945 | |
Mar 18 2014 | Robert Bosch GmbH | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 22 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 17 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 26 2019 | 4 years fee payment window open |
Jul 26 2019 | 6 months grace period start (w surcharge) |
Jan 26 2020 | patent expiry (for year 4) |
Jan 26 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 26 2023 | 8 years fee payment window open |
Jul 26 2023 | 6 months grace period start (w surcharge) |
Jan 26 2024 | patent expiry (for year 8) |
Jan 26 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 26 2027 | 12 years fee payment window open |
Jul 26 2027 | 6 months grace period start (w surcharge) |
Jan 26 2028 | patent expiry (for year 12) |
Jan 26 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |