The present invention discloses an insulated gate bipolar transistor (IGBT) and a manufacturing method thereof. The IGBT includes: a gallium nitride (gan) substrate, a first gan layer with a first conductive type, a second gan layer with a first conductive type, a third gan layer with a second conductive type or an intrinsic conductive type, and a gate formed on the gan substrate. The first gan layer is formed on the gan substrate and has a side wall vertical to the gan substrate. The second gan layer is formed on the gan substrate and is separated from the first gan layer by the gate. The third gan layer is formed on the first gan layer and is separated from the gan substrate by the first gan layer. The gate has a side plate adjacent to the side wall in a lateral direction to control a channel.

Patent
   9252219
Priority
Sep 24 2013
Filed
Aug 20 2014
Issued
Feb 02 2016
Expiry
Aug 20 2034
Assg.orig
Entity
Large
0
2
EXPIRED
1. An insulated gate bipolar transistor (IGBT) comprising:
a gallium nitride (gan) substrate with an upper surface;
a first gan layer with a first conductive type, which is formed on the upper surface, wherein the first gan layer has a side wall vertical to the upper surface;
a second gan layer with a first conductive type, which is formed on the upper surface;
a third gan layer with a second conductive type or an intrinsic conductive type, which is formed on the first gan layer, wherein the third gan layer and the gan substrate are separated by the first gan layer; and
a gate, which is formed on the gan substrate, and has a side plate, which is directly or indirectly connected to the side wall in a lateral direction, for controlling a channel;
wherein the second gan layer is separated from the first gan layer by the gate.
2. The IGBT of claim 1, further comprising an aluminum gallium nitride (AlGaN) barrier layer, which is formed on the upper surface, and overlays the side wall, wherein the gate is separated from the gan substrate and the first gan layer by the AlGaN barrier layer.
3. The IGBT of claim 1, wherein the gan substrate, the first gan layer, the third gan layer, and the gate form a junction field effect transistor (JFET), and the first gan layer, the second gan layer, and the gan substrate form a bipolar junction transistor (BJT), wherein the JFET and the BJT are connected.
4. The IGBT of claim 2, wherein the gan substrate, the first gan layer, the third gan layer, the AlGaN barrier layer, and the gate form a metal oxide semiconductor field effect transistor (MOSFET), and the first gan layer, the second gan layer, and the gan substrate form a bipolar junction transistor (BJT), wherein the MOSFET and the BJT are connected.

The present invention claims priority to TW 102134200, filed on Sep. 24, 2013.

1. Field of Invention

The present invention relates to an insulated gate bipolar transistor (IGBT) and a manufacturing method thereof; particularly, it relates to such IGBT which includes a gallium nitride (GaN) substrate and manufacturing method thereof.

2. Description of Related Art

FIG. 1 shows a cross-section view of a prior art insulated gate bipolar transistor (IGBT) 100. As shown in FIG. 1, the IGBT 100 is formed in a silicon substrate or a silicon carbide substrate. The IGBT 100 includes a P-type anode 11, an N-type region 12, a P-type region 13, an N-type cathode 14, a gate 15, and an N-type buffer region 16. The IGBT 100 is a vertical double diffusion metal oxide semiconductor (DMOS) IGBT, which includes a vertical DMOS device and a bipolar junction transistor (BJT). The vertical DMOS device includes the gate 15, the N-type buffer layer 16 as a drain, the N-type region 12 as a drift region, the P-type region 13 as a well, and the N-type cathode 14 as a source. On the other hand, the BJT includes the P-type region 13 as an emitter, the N-type buffer layer 16 as a base, and the P-type anode as a collector. During operation of the IGBT 100, the vertical DMOS device controls the BJT whereby fast switching the high power device BJT.

As shown in FIG. 1, when the IGBT 100 operates, the N-type cathodes 14 and the P-type regions 13 at two sides of the gate 15 form a parasitic junction field effect transistor (JFET). The depletion regions formed by the N-type cathodes 14 and the P-type regions 13 limit the conductive current, deteriorating the performance of the IGBT 100.

Therefore, to overcome the drawbacks in the prior art, the present invention proposes an IGBT and a manufacturing method thereof, to improve the operation speed and reduce the conduction resistance.

From one perspective, the present invention provides an insulated gate bipolar transistor (IGBT) including: a gallium nitride (GaN) substrate with an upper surface; a first GaN layer with a first conductive type, which is formed on the upper surface, wherein the first GaN layer has a side wall vertical to the upper surface; a second GaN layer with a first conductive type, which is formed on the upper surface; a third GaN layer with a second conductive type or an intrinsic conductive type, which is formed on the first GaN layer, wherein the third GaN layer and the GaN substrate are separated by the first GaN layer; and a gate, which is formed on the GaN substrate, and has a side plate, which is directly or indirectly connected to the side wall in a lateral direction, for controlling a channel; wherein the second GaN layer is separated from the first GaN layer by the gate.

From another perspective, the present invention provides a manufacturing method of a n insulated gate bipolar transistor (IGBT) including: providing a gallium nitride (GaN) substrate with an upper surface; forming a first GaN layer with a first conductive type on the upper surface, wherein the first GaN layer has a side wall vertical to the upper surface; forming a second GaN layer with a first conductive type on the upper surface; forming a third GaN layer with a second conductive type opposite to the first conductive type or an intrinsic conductive type on the first GaN layer, wherein the third GaN layer and the GaN substrate are separated by the first GaN layer; and forming a gate on the GaN substrate, which has a side plate, which is directly or indirectly connected to the side wall in a lateral direction, for controlling a channel; wherein the second GaN layer is separated from the first GaN layer by the gate.

In one preferable embodiment, the IGBT further including an aluminum gallium nitride (AlGaN) barrier layer, which is formed on the upper surface, and overlays the side wall, wherein the gate is separated from the GaN substrate and the first GaN layer by the AlGaN barrier layer.

In another preferable embodiment, the GaN substrate, the first GaN layer, the third GaN layer, and the gate form a junction field effect transistor (JFET), and the first GaN layer, the second GaN layer, and the GaN substrate form a bipolar junction transistor (BJT), wherein the JFET and the BJT are connected in parallel.

In another preferable embodiment, the GaN substrate, the first GaN layer, the third GaN layer, the AlGaN barrier layer, and the gate form a metal oxide semiconductor field effect transistor (MOSFET), and the first GaN layer, the second GaN layer, and the GaN substrate form a bipolar junction transistor (BJT), wherein the MOSFET and the BJT are connected in parallel.

The objectives, technical details, features, and effects of the present invention will be better understood with regard to the detailed description of the embodiments below.

FIG. 1 shows a cross-section view of a prior art insulated gate bipolar transistor (IGBT) 100.

FIGS. 2A-2E show a first embodiment of the present invention.

FIGS. 3A-3D show a second embodiment of the present invention.

The drawings as referred to throughout the description of the present invention are for illustration only, to show the interrelations between the regions and the process steps, but not drawn according to actual scale.

Please refer to FIGS. 2A-2E for a first embodiment according to the present invention, wherein FIGS. 2A-2E are schematic cross-section diagrams showing a manufacturing method of an insulated gate bipolar transistor (IGBT) 200. As shown in FIG. 2A, first, a gallium nitride (GaN) substrate 21 with an upper surface 211 is provided. The GaN substrate 21 is for example but not limited to N-type or intrinsic conductive type. Next, GaN layers 22a and 22b are formed on the upper surface 211 as shown in FIG. 2B, wherein the GaN layers 22a and 22b are for example but not limited to P-type, and the GaN layer 22a has a side wall 221 vertical to the upper surface 211. Next, as shown in FIG. 2C, a GaN layer 23 is formed above the GaN layer 22a, wherein the GaN layer 23 is for example but not limited to N-type or an intrinsic conductive type. The GaN layer 23 and the GaN substrate 21 are separated by the GaN layer 22a. Next, as shown in FIG. 2D, a gate 24 is formed on the GaN substrate 21, and the gate 24 has a side plate 241 (indicated by a dashed frame shown in the figure), which is in contact with (directly connected to) the side wall 221 in a lateral direction (indicated by a solid arrow shown in the figure), for controlling a channel. Next, as shown in FIG. 2E, conductive layers 25, 26, and 27 are formed and electrically connected (preferably with Ohmic contact) to the GaN layer 22b, the GaN layer 23, and the GaN layer 22a respectively as electrical contacts of the GaN layer 22b, the GaN layer 23, and the GaN layer 22a. The GaN substrate 21, the GaN layer 22a, the GaN layer 23, and the gate 24 form a junction field effect transistor (JFET), and the GaN layer 22a, the GaN layer 22b, and the GaN substrate 21 form a bipolar junction transistor (BJT), wherein the JFET and the BJT are connected in parallel. A main current path is formed when the JFET in the IGBT 200 is turned ON, which is the aforementioned channel. In this embodiment according to the present invention, when the JFET is turned ON, a 2 dimensional electron gas (2DEG) as indicated by a dashed line shown in the figure will be formed. A current flowing through the 2DEG is a base current of the BJT, for controlling an emitter-collector current of the BJT. The basic operation principle of a BJT is well known by those skilled in the art, so details thereof are omitted here.

The present invention is different from the prior art IGBT at least in the following aspects. First, the IGBT according to the present invention has a lateral structure, which is different from the vertical structure of the prior art IGBT. The benefit of this difference is that the manufacturing process steps of the lateral IGBT can be more easily integrated with the manufacturing process steps of other semiconductor devices, such as a Schottky-barrier diode (SBD) or a high electron mobility transistor (HEMT), so the manufacturing cost and the overall product size can be reduced. Second, different from the prior art IGBT using the silicon substrate or the silicon carbide substrate, the IGBT according to the present invention includes the GaN substrate, whereby the operation speed is greatly improved and the IGBT according to the present invention can switch faster than the prior art IGBT. Hence, the IGBT according to the present invention has a broader application range, applicable in a high frequency device.

FIGS. 3A-3D show a second embodiment of the present invention. This embodiment is different from the IGBT 200 of the first embodiment in that, the IGBT 300 of this embodiment further includes an aluminum gallium nitride (AlGaN) barrier layer 39, which is formed on the upper surface 311, and overlays the side wall 321. The gate 34 is separated from the GaN substrate 31 and the GaN layer 32a by the AlGaN barrier layer 39. FIGS. 3A-3D are schematic cross-section diagrams showing a manufacturing method of the IGBT 300. As shown in FIG. 3A, first, a GaN substrate 31 with an upper surface 311 is provided. The GaN substrate 31 is for example but not limited to the N-type or the intrinsic conductive type. Next, GaN layers 32a and 32b are formed on the upper surface 311 as shown in FIG. 3B, wherein the GaN layers 32a and 32b are for example but not limited to the P-type, and the GaN layer 32a has a side wall 321 vertical to the upper surface 311. Next, as shown in FIG. 3C, a GaN layer 33 is formed above the GaN layer 32a, wherein the GaN layer 33 is for example but not limited to the N-type or the intrinsic conductive type. The GaN layer 33 and the GaN substrate 31 are separated by the GaN layer 32a. Next, as shown in FIG. 3D, the AlGaN barrier layer 39 and a gate 34 is formed on the GaN substrate 31, and the gate 34 has a side plate 341 (indicated by a dashed frame shown in the figure), which is indirectly connected to the side wall 321 in a lateral direction (indicated by a solid arrow shown in the figure), for controlling a channel. As shown in the figure, in the lateral direction, the side plate 341 is directly connected to the AlGaN barrier layer 39, and the AlGaN barrier layer 39 is directly connected to the side wall 321 of the GaN 32. The GaN substrate 31, the GaN layer 32a, the GaN layer 33, AlGaN layer barrier layer 39, and the gate 34 form a metal oxide semiconductor field effect transistor (MOSFET), and the GaN layer 32a, the GaN layer 32b, and the GaN substrate 31 form a bipolar junction transistor (BJT), wherein the MOSFET and the BJT are connected in parallel.

A main current path is formed when the MOSFET in the IGBT 300 is turned ON, which is the aforementioned channel. In this embodiment according to the present invention, when the MOSFET is turned, a 2 dimensional electron gas (2DEG) 38 as indicated by a dashed line shown in the figure will be formed. A current flowing through the 2DEG 38 is a base current of the BJT, for controlling an emitter-collector current of the BJT. The operation speed of the IGBT 300 is greatly improved because of the 2DEG 38, such that the IGBT 300 according to the present invention can switch faster than the prior art IGBT; beside, the conduction resistance of the IGBT 300 is relatively lower because of the 2DEG 38, such that the IGBT 300 has better operation characteristics.

The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the scope of the present invention. Those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. For example, “the side wall 221 is vertical to the upper surface 211”, should not be interpreted as an exact 90 degree angle between the side wall 221 and the upper surface 211; instead, there may be deviations. For another example, other process steps or structures which do not affect the primary characteristics of the device, such as a deep well, etc., can be added. In view of the foregoing, the spirit of the present invention should cover all such and other modifications and variations, which should be interpreted to fall within the scope of the following claims and their equivalents. An embodiment or a claim of the present invention does not need to achieve all the objectives or advantages of the present invention. The title and abstract are provided for assisting searches but not for limiting the scope of the present invention.

Huang, Tsung-Yi, Yang, Tsung-Yu, Chiu, Chien-Wei, Chang, Ting-Fu, Hsiao, Tsung-Chieh, Huang, Chih-Fang, Liu, Ya-Hsien, Peng, Po-Chin

Patent Priority Assignee Title
Patent Priority Assignee Title
6580101, Apr 25 2000 The Furukawa Electric Co., Ltd. GaN-based compound semiconductor device
JP201355148,
/////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Aug 08 2014HUANG, CHIH-FANGRichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 08 2014HUANG, TSUNG-YIRichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 08 2014CHIU, CHIEN-WEIRichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 08 2014YANG, TSUNG-YURichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 08 2014CHANG, TING-FURichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 08 2014HSIAO, TSUNG-CHIEHRichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 08 2014LIU, YA-HSIENRichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 08 2014PENG, PO-CHINRichtek Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0335740696 pdf
Aug 20 2014Richtek Technology Corporation(assignment on the face of the patent)
Date Maintenance Fee Events
Sep 23 2019REM: Maintenance Fee Reminder Mailed.
Mar 09 2020EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Feb 02 20194 years fee payment window open
Aug 02 20196 months grace period start (w surcharge)
Feb 02 2020patent expiry (for year 4)
Feb 02 20222 years to revive unintentionally abandoned end. (for year 4)
Feb 02 20238 years fee payment window open
Aug 02 20236 months grace period start (w surcharge)
Feb 02 2024patent expiry (for year 8)
Feb 02 20262 years to revive unintentionally abandoned end. (for year 8)
Feb 02 202712 years fee payment window open
Aug 02 20276 months grace period start (w surcharge)
Feb 02 2028patent expiry (for year 12)
Feb 02 20302 years to revive unintentionally abandoned end. (for year 12)