The present invention discloses an insulated gate bipolar transistor (IGBT) and a manufacturing method thereof. The IGBT includes: a gallium nitride (gan) substrate, a first gan layer with a first conductive type, a second gan layer with a first conductive type, a third gan layer with a second conductive type or an intrinsic conductive type, and a gate formed on the gan substrate. The first gan layer is formed on the gan substrate and has a side wall vertical to the gan substrate. The second gan layer is formed on the gan substrate and is separated from the first gan layer by the gate. The third gan layer is formed on the first gan layer and is separated from the gan substrate by the first gan layer. The gate has a side plate adjacent to the side wall in a lateral direction to control a channel.
|
1. An insulated gate bipolar transistor (IGBT) comprising:
a gallium nitride (gan) substrate with an upper surface;
a first gan layer with a first conductive type, which is formed on the upper surface, wherein the first gan layer has a side wall vertical to the upper surface;
a second gan layer with a first conductive type, which is formed on the upper surface;
a third gan layer with a second conductive type or an intrinsic conductive type, which is formed on the first gan layer, wherein the third gan layer and the gan substrate are separated by the first gan layer; and
a gate, which is formed on the gan substrate, and has a side plate, which is directly or indirectly connected to the side wall in a lateral direction, for controlling a channel;
wherein the second gan layer is separated from the first gan layer by the gate.
2. The IGBT of
3. The IGBT of
4. The IGBT of
|
The present invention claims priority to TW 102134200, filed on Sep. 24, 2013.
1. Field of Invention
The present invention relates to an insulated gate bipolar transistor (IGBT) and a manufacturing method thereof; particularly, it relates to such IGBT which includes a gallium nitride (GaN) substrate and manufacturing method thereof.
2. Description of Related Art
As shown in
Therefore, to overcome the drawbacks in the prior art, the present invention proposes an IGBT and a manufacturing method thereof, to improve the operation speed and reduce the conduction resistance.
From one perspective, the present invention provides an insulated gate bipolar transistor (IGBT) including: a gallium nitride (GaN) substrate with an upper surface; a first GaN layer with a first conductive type, which is formed on the upper surface, wherein the first GaN layer has a side wall vertical to the upper surface; a second GaN layer with a first conductive type, which is formed on the upper surface; a third GaN layer with a second conductive type or an intrinsic conductive type, which is formed on the first GaN layer, wherein the third GaN layer and the GaN substrate are separated by the first GaN layer; and a gate, which is formed on the GaN substrate, and has a side plate, which is directly or indirectly connected to the side wall in a lateral direction, for controlling a channel; wherein the second GaN layer is separated from the first GaN layer by the gate.
From another perspective, the present invention provides a manufacturing method of a n insulated gate bipolar transistor (IGBT) including: providing a gallium nitride (GaN) substrate with an upper surface; forming a first GaN layer with a first conductive type on the upper surface, wherein the first GaN layer has a side wall vertical to the upper surface; forming a second GaN layer with a first conductive type on the upper surface; forming a third GaN layer with a second conductive type opposite to the first conductive type or an intrinsic conductive type on the first GaN layer, wherein the third GaN layer and the GaN substrate are separated by the first GaN layer; and forming a gate on the GaN substrate, which has a side plate, which is directly or indirectly connected to the side wall in a lateral direction, for controlling a channel; wherein the second GaN layer is separated from the first GaN layer by the gate.
In one preferable embodiment, the IGBT further including an aluminum gallium nitride (AlGaN) barrier layer, which is formed on the upper surface, and overlays the side wall, wherein the gate is separated from the GaN substrate and the first GaN layer by the AlGaN barrier layer.
In another preferable embodiment, the GaN substrate, the first GaN layer, the third GaN layer, and the gate form a junction field effect transistor (JFET), and the first GaN layer, the second GaN layer, and the GaN substrate form a bipolar junction transistor (BJT), wherein the JFET and the BJT are connected in parallel.
In another preferable embodiment, the GaN substrate, the first GaN layer, the third GaN layer, the AlGaN barrier layer, and the gate form a metal oxide semiconductor field effect transistor (MOSFET), and the first GaN layer, the second GaN layer, and the GaN substrate form a bipolar junction transistor (BJT), wherein the MOSFET and the BJT are connected in parallel.
The objectives, technical details, features, and effects of the present invention will be better understood with regard to the detailed description of the embodiments below.
The drawings as referred to throughout the description of the present invention are for illustration only, to show the interrelations between the regions and the process steps, but not drawn according to actual scale.
Please refer to
The present invention is different from the prior art IGBT at least in the following aspects. First, the IGBT according to the present invention has a lateral structure, which is different from the vertical structure of the prior art IGBT. The benefit of this difference is that the manufacturing process steps of the lateral IGBT can be more easily integrated with the manufacturing process steps of other semiconductor devices, such as a Schottky-barrier diode (SBD) or a high electron mobility transistor (HEMT), so the manufacturing cost and the overall product size can be reduced. Second, different from the prior art IGBT using the silicon substrate or the silicon carbide substrate, the IGBT according to the present invention includes the GaN substrate, whereby the operation speed is greatly improved and the IGBT according to the present invention can switch faster than the prior art IGBT. Hence, the IGBT according to the present invention has a broader application range, applicable in a high frequency device.
A main current path is formed when the MOSFET in the IGBT 300 is turned ON, which is the aforementioned channel. In this embodiment according to the present invention, when the MOSFET is turned, a 2 dimensional electron gas (2DEG) 38 as indicated by a dashed line shown in the figure will be formed. A current flowing through the 2DEG 38 is a base current of the BJT, for controlling an emitter-collector current of the BJT. The operation speed of the IGBT 300 is greatly improved because of the 2DEG 38, such that the IGBT 300 according to the present invention can switch faster than the prior art IGBT; beside, the conduction resistance of the IGBT 300 is relatively lower because of the 2DEG 38, such that the IGBT 300 has better operation characteristics.
The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the scope of the present invention. Those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. For example, “the side wall 221 is vertical to the upper surface 211”, should not be interpreted as an exact 90 degree angle between the side wall 221 and the upper surface 211; instead, there may be deviations. For another example, other process steps or structures which do not affect the primary characteristics of the device, such as a deep well, etc., can be added. In view of the foregoing, the spirit of the present invention should cover all such and other modifications and variations, which should be interpreted to fall within the scope of the following claims and their equivalents. An embodiment or a claim of the present invention does not need to achieve all the objectives or advantages of the present invention. The title and abstract are provided for assisting searches but not for limiting the scope of the present invention.
Huang, Tsung-Yi, Yang, Tsung-Yu, Chiu, Chien-Wei, Chang, Ting-Fu, Hsiao, Tsung-Chieh, Huang, Chih-Fang, Liu, Ya-Hsien, Peng, Po-Chin
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6580101, | Apr 25 2000 | The Furukawa Electric Co., Ltd. | GaN-based compound semiconductor device |
JP201355148, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 08 2014 | HUANG, CHIH-FANG | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 08 2014 | HUANG, TSUNG-YI | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 08 2014 | CHIU, CHIEN-WEI | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 08 2014 | YANG, TSUNG-YU | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 08 2014 | CHANG, TING-FU | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 08 2014 | HSIAO, TSUNG-CHIEH | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 08 2014 | LIU, YA-HSIEN | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 08 2014 | PENG, PO-CHIN | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033574 | /0696 | |
Aug 20 2014 | Richtek Technology Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 23 2019 | REM: Maintenance Fee Reminder Mailed. |
Mar 09 2020 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Feb 02 2019 | 4 years fee payment window open |
Aug 02 2019 | 6 months grace period start (w surcharge) |
Feb 02 2020 | patent expiry (for year 4) |
Feb 02 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 02 2023 | 8 years fee payment window open |
Aug 02 2023 | 6 months grace period start (w surcharge) |
Feb 02 2024 | patent expiry (for year 8) |
Feb 02 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 02 2027 | 12 years fee payment window open |
Aug 02 2027 | 6 months grace period start (w surcharge) |
Feb 02 2028 | patent expiry (for year 12) |
Feb 02 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |