A system and a method for protecting vias is disclosed. An embodiment comprises forming an opening in a substrate. A barrier layer disposed in the opening including along the sidewalls of the opening. The barrier layer may include a metal component and an alloying material. A conductive material is formed on the barrier layer and fills the opening. The conductive material to form a via (e.g., TSV).
|
1. A method comprising:
forming on a first surface of a semiconductor substrate an integrated circuit device;
forming over the first surface a dielectric layer;
etching an opening through the dielectric layer and at least partially through the substrate, the opening having sidewalls;
conformally forming a barrier layer on the sidewalls, wherein the barrier layer includes a composition having a metal component and a carbon alloying material at a concentration of no greater than about 15% of the barrier layer; and
forming a conductor on the barrier layer, wherein the conductor completely fills the opening, the conductor having a top surface coplanar with a top surface of the dielectric layer and a bottom surface at a bottom surface of the opening proximate a second surface of the substrate.
10. A method comprising:
forming at least one active device on a first surface of a semiconductor substrate;
forming an interlevel dielectric layer (ild) over the first surface and the at least one active device;
forming a contact structure extending through the ild and electrically contacting the at least one active device;
etching an opening extending through the ild and at least partially through the semiconductor substrate, the opening having sidewalls and a bottom, wherein a portion of the sidewalls in the ild are substantially aligned with a portion of the sidewalls in the semiconductor substrate;
forming a liner on the ild and on the sidewalls and bottom of the opening; forming a
barrier layer on the liner by depositing barrier material using a precursor composition having a metal component and a carbon alloying material, the carbon alloying material having a concentration of no greater than about 15% of the barrier material;
forming an adhesion layer on the barrier layer;
forming a seed layer on the adhesion layer and electroplating a conductor on the seed layer and wholly filling the opening;
removing portions of a second surface of the semiconductor substrate to expose the conductor; and
forming an electrical contact on at least one end of the conductor.
2. The method of
thinning the substrate from a second side until the bottom surface of the conductor is exposed; and
forming a contact electrically connected to the conductor.
3. The method of
4. The method of
depositing a single atomic layer of barrier material; and
repeating the step of depositing a single atomic layer of barrier material until a desired thickness of barrier material has been reached.
5. The method of
6. The method of
7. The method of
8. The method of
forming a dielectric liner on the sidewalls before conformally forming a barrier layer on the sidewalls.
9. The method of
11. The method of
12. The method of
13. The method of
|
This application is a continuation of U.S. patent application Ser. No. 13/730,162, filed Dec. 28, 2012 which is a continuation of U.S. patent application Ser. No. 12/631,172, filed on Dec. 4, 2009, which claims the benefit of U.S. Provisional Patent Application Ser. No. 61/162,529, filed on Mar. 23, 2009, which applications are incorporated herein by reference.
The present invention relates generally to semiconductor devices and, more particularly, to barrier layers for through-silicon vias.
Generally, through-silicon vias (TSVs) are formed in a semiconductor wafer by initially forming an opening at least partially through a substrate. A barrier layer is formed to line the opening in order to prevent a later-formed conductive material (e.g., copper) from diffusing into the substrate, where it might deteriorate the overall performance of other devices formed on the semiconductor wafer. As such, this barrier layer prevents damage caused by the conductive material.
However, the barrier layer is typically formed through a physical vapor deposition (PVD) process, which generally has a poor step coverage. This poor step coverage results in the barrier layer having a smaller thickness at the bottom of the TSV opening along the sidewalls, and can induce a problem with the continuity of the barrier. Such a problem with continuity may result in gaps of coverage, which would not only allow conductive material to diffuse into the substrate, but may also cause problems during subsequent electroplating of conductive material into the opening.
One solution to this discontinuity is to simply continue the PVD barrier formation process until the continuity of the barrier layer in the TSV opening has been assured. However, this process also increases the thickness of the barrier layer on the surface of the substrate (outside of the TSV opening). This increase in thickness can cause variation problems after the barrier layer has been removed from the surface by a chemical mechanical polishing (CMP) process.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
The making and using of embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
The present invention will be described with respect to embodiments in a specific context, namely a barrier layer for a through-silicon via (TSV). The invention may also be applied, however, to other barrier layers.
With reference now to
The active devices 103 are represented on
The ILD 105 is formed over the substrate 101 and active devices 103 by chemical vapor deposition, sputtering, or any other method known and used in the art for forming an ILD 105. The ILD 105 typically has a planarized surface and may be comprised of silicon oxide, although other materials, such as high-k materials, could alternatively be utilized. Optionally, the ILD 105 may be formed so as to impart a strain to the substrate 101 within the active devices 103, which will increase the overall performance of the active devices 103, as is known in the art.
The contact 107 extends through the ILD 105 to make electrical contact with at least one of the active devices 103. The contact 107 may be formed through the ILD 105 in accordance with known photolithography and etching techniques. Generally, photolithography techniques involve depositing a photoresist material, which is masked, exposed, and developed to expose portions of the ILD 105 that are to be removed. The remaining photoresist material protects the underlying material from subsequent processing steps, such as etching. Photoresist material is utilized to create a patterned mask to define the contact 107. Alternative masks, such as a hardmask, may also be used.
The contact 107 may comprise a barrier/adhesion layer (not shown) to prevent diffusion and provide better adhesion between the contact 107 and the ILD 105. In an embodiment, the barrier layer is formed of one or more layers of titanium, titanium nitride, tantalum, tantalum nitride, or the like. The barrier layer may be formed through chemical vapor deposition, although other techniques could alternatively be used. The barrier layer may be formed to a combined thickness of about 10 Å to about 500 Å.
The contact 107 may be formed of any suitable conductive material, such as a highly-conductive, low-resistive metal, elemental metal, transition metal, or the like. In an exemplary embodiment the contacts 107 are formed of tungsten, although other materials, such as copper, could alternatively be utilized. In an embodiment in which the contact 107 is formed of tungsten, the contact 107 may be deposited by CVD techniques known in the art, although any method of formation could alternatively be used.
The opening 109 may be formed by applying and developing a suitable photoresist (not shown), and then etching the ILD 105 and at least a portion of the substrate 101. The opening 109 is formed so as to extend into the substrate 101 at least further than the active devices 103 formed within and on the substrate 101, and at least to a depth greater than the eventual desired height of the substrate 101. Accordingly, while the depth of the opening 109 from the surface of the substrate 101 is dependent upon the overall design of the desired chip, the depth may be between about 20 μm and about 190 μm, such as about 50 μm. Further, the opening 109 may have a diameter of between about 2 μm and about 70 μm, such as about 5 μm.
However, as one of ordinary skill in the art will recognize, the method described to form the opening 109 through only the ILD 105 and the substrate 101 is not the sole method of formation that may be utilized. Alternatively, the opening 109 may be formed concurrently with the formation of the ILD 105 and any other individual layers (e.g., dielectric and metal layers) as the layers are being built upwards from the substrate 101. Any method of formation to form the opening 109 is intended to be included within the scope of the present invention.
Furthermore, while the barrier layer 301 may be a completely conformal barrier layer 301, some variation in the conformality of the barrier layer thickness has been found to still have beneficial effects. For example, a barrier layer 301 with variations in thickness of less than about 20% still maintain beneficial effects over prior art methods of forming the barrier layer 301.
The barrier layer 301 may be formed using a process that will promote a conformal formation, such as atomic layer deposition (ALD). In this process the liner 201 is exposed to chemical precursors that may contain carbon or fluorine, such as a metal-organic material or TaF5, that will form a single atomic layer of the material of the barrier layer 301 without the addition of extra material. As such, a completely conformal layer of material is formed. This process is then repeated in order to build up multiple single layers of either the same material or different materials until a desired thickness is obtained.
However, ALD is not the only acceptable method of formation. Other processes such as plasma enhanced chemical vapor deposition (PECVD) or plasma enhanced physical vapor deposition (PEPVD), wherein a bias is applied to the substrate in order to lessen variations in the thickness of the barrier layer 301, may alternatively be used. However, if these processes are used, the process parameters, such as the bias on the substrate, are controlled to at least reduce the variation in the thickness of the barrier layer 301 to below the variation of less than about 20% as described above. Given this, the bias applied to the substrate may range from between about 100 Wand about 3000 W, depending upon the process conditions and the depth of the opening 109. As merely one example, for an opening with a depth of about 50 μm, a bias of between about 500 W and about 2,000 W may be applied to the substrate 101.
The barrier layer 301 comprises tantalum nitride, although other materials, such as tantalum, titanium, titanium nitride, combinations of these, and the like may alternatively be used. Additionally, in this embodiment the barrier layer 301 may be alloyed with an alloying material such as carbon or fluorine, although the alloyed material content is generally no greater than about 15% of the barrier layer 301, and may be less than about 5% of the barrier layer 301. The alloying material may be introduced by one of the precursors during formation of the barrier layer 301 in the ALD, PECVD, or PEPVD processes.
Optionally, the seed layer 401 may also be alloyed with a material that improves the adhesive properties of the seed layer 401 so that it can act as an adhesion layer. For example, the seed layer 401 may be alloyed with a material such as manganese or aluminum, which will migrate to the interface between the seed layer 401 and the barrier layer 301 and will enhance the adhesion between the two layers. The alloying material may be introduced during formation of the seed layer, and may comprise no more than about 10% of the seed layer, such as about less than 5%.
A second passivation layer 609 may be formed over the metallization layers 607, in order to seal and protect the metallization layers 607. The second passivation layer 609 may comprise a dielectric material such as an oxide or silicon nitride, although other suitable dielectrics, such as a high-k dielectric or polyimide, may alternatively be used. The second passivation layer 609 may be formed using a PECVD process, although any other suitable process may alternatively be used. The second passivation layer 609 has a thickness of between about 0.6 μm and about 1.4 μm, such as about 1 μm.
Once formed the second passivation layer 609 is patterned to expose at least a portion of an uppermost conductive layer of the metallization layers 607. The second passivation layer 609 may be patterned using a suitable photolithographic technique, wherein a light-sensitive photoresist (not shown) is applied to the second passivation layer 609 exposed and developed to form a photoresist. Once developed, exposed portions of the second passivation layer 609 may be removed using a suitable etchant to expose at least a portion of the uppermost conductive layer of the metallization layers 607.
The UBM 611 may be created by forming each layer conformally over an opening through the second passivation layer 609. The forming of each layer may be performed using a CVD process, such as PECVD, although other processes of formation, such as sputtering, evaporation, or plating process, may alternatively be used depending upon the desired materials. Each of the layers within the UBM 611 may have a thickness of between about 10 μm and about 100 μm, such as about 45 μm. Once the desired layers have been formed, portions of the layers are then removed through a suitable photolithographic masking and etching process to remove the undesired material and to leave the patterned UBM 611.
Once excess conductive material 501 has been removed from the front side of the substrate 101, portions of the second side 113 of the substrate 101 are then removed to expose the conductive material 501 located within the opening 109 to complete the TSV 601. The removal may be performed with a grinding process such as a chemical mechanical polish (CMP), although other suitable processes, such as etching, may alternatively be used. The removal of the second side 113 of the substrate 101 may be continued until the substrate 101 has a thickness of between about 10 μm and about 200 μm, such as between about 25 μm and about 100 μm.
After the removal of a portion of the second side 113 of the substrate 101, a second etch may be performed. This second etch is intended to clean and polish the substrate 101 after the CMP. Additionally, this second etch also helps release stresses that may have formed during the CMP process of grinding the substrate 101. The second etch may use HNO3, although other suitable etchants may alternatively be used.
Finally, after a cleaning process to remove any remaining polishing residue such as copper oxide, a contact 605 may be formed on the second side 113 of the substrate 101 in electrical contact with the conductive material 501 located within the TSV 601. The contact 605 may comprise a conductive layer (not shown) and an ENIG layer (not shown). The conductive layer may comprise aluminum and may be formed through a sputter deposition process. However, other materials, such as nickel or copper, and other formation processes, such as electroplating or electroless plating, may alternatively be used. The conductive layer may be formed with a thickness of between about 0.5 μm and about 3 μm, such as about 2 μm.
The formation of the conductive layer may be followed by an Electroless Nickel Gold (ENIG) process to form an ENIG layer opposite the conductive layer from the substrate 101. The ENIG process provides for a flat, uniform metal surface finish for the formation of contacts to other devices (not shown). The ENIG process may comprise cleaning the conductive layer, immersing the substrate 101 in a zincate activation solution, electrolessly plating nickel onto the conductive layer, and electrolessly plating gold onto the nickel. The ENIG layer may be formed to a thickness of between about 2 μm and about 4 μm, such as about 3 μm. Once formed, the conductive layer and the ENIG layer are patterned into the shape of the contact 605 by a suitable photolithographic process and unwanted material is removed through a suitable etching process.
A first passivation layer 608 may be formed over the contact 605 in order to seal and protect the structures on the second side 113 of the substrate 101. The first passivation layer 608 may comprise a dielectric material such as an oxide or silicon nitride, although other suitable dielectrics, such as a high-k dielectric, may alternatively be used. The first passivation layer 608 may be formed using a plasma enhanced chemical vapor deposition (PECVD) process, although any other suitable process may alternatively be used. The first passivation layer 608 may have a thickness of between about 0.6 μm and about 1.4 μm, such as about 1 μm. Once formed, the first passivation layer 608 may be patterned using a suitable masking and etching technique in order to expose at least a portion of the contact 605, in order to allow exterior devices (not shown) to be connected to the contact 605.
Additionally, because the first adhesion layer 701 is used at the interface of the barrier layer 301 and the seed layer 401, the seed layer 401 may not contain the adhesive alloys that were utilized to enhance the adhesion of the seed layer 401 to the barrier layer 301 in the embodiment described above with respect to
In this embodiment, once the seed layer 401 has been formed, the remainder of the formation process may be completed in a similar fashion as the method described above with respect to
These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by embodiments of the present invention which provide for a semiconductor barrier layer that reduces problems associated with processing variations.
In accordance with an embodiment of the present invention, a semiconductor device comprises a substrate having an opening and a liner formed along sidewalls of the opening. A barrier layer overlies the liner along the sidewalls of the openings, and the barrier layer comprises carbon or fluorine. A seed layer overlies the barrier layer along the sidewalls of the opening, and a conductive material is formed on the seed layer and filling the opening.
In accordance with another embodiment of the present invention, a method of manufacturing a semiconductor device comprises providing a substrate with an opening located therein and forming a barrier layer along sidewalls and a bottom of the opening using an atomic layer deposition process. A seed layer is formed overlying the barrier layer and a conductive material is formed on the seed layer filling the opening.
An advantage of an embodiment of the present invention allows for better coverage of the sidewalls without causing variation problems in other parts of the device.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.
For example, the openings may be formed in a variety of methods, and the barrier layer may be formed using a variety of conformal methods.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Yu, Chen-Hua, Chiou, Wen-Chih, Wu, Weng-Jin
Patent | Priority | Assignee | Title |
10615071, | Oct 24 2014 | Newport Fab, LLC | Structure having isolated deep substrate vias with decreased pitch and increased aspect ratio and related method |
10615072, | Oct 24 2014 | Newport Fab, LLC | Structure having isolated deep substrate vias with decreased pitch and increased aspect ratio and related method |
9887123, | Oct 24 2014 | Newport Fab, LLC | Structure having isolated deep substrate vias with decreased pitch and increased aspect ratio and related method |
Patent | Priority | Assignee | Title |
5391917, | May 10 1993 | International Business Machines Corporation | Multiprocessor module packaging |
5510298, | Sep 12 1991 | Texas Instruments Incorporated | Method of interconnect in an integrated circuit |
5767001, | May 05 1993 | Polaris Innovations Limited | Process for producing semiconductor components between which contact is made vertically |
5893758, | Jun 26 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Etching method for reducing cusping at openings |
5998292, | Nov 12 1997 | GLOBALFOUNDRIES Inc | Method for making three dimensional circuit integration |
6184060, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6294832, | Apr 10 2000 | National Science Council | Semiconductor device having structure of copper interconnect/barrier dielectric liner/low-k dielectric trench and its fabrication method |
6322903, | Dec 06 1999 | Invensas Corporation | Package of integrated circuits and vertical integration |
6326297, | Sep 30 1999 | Novellus Systems, Inc | Method of making a tungsten nitride barrier layer with improved adhesion and stability using a silicon layer |
6448168, | Sep 30 1997 | Intel Corporation | Method for distributing a clock on the silicon backside of an integrated circuit |
6465892, | Apr 13 1999 | Renesas Electronics Corporation | Interconnect structure for stacked semiconductor device |
6472293, | Apr 13 1999 | Renesas Electronics Corporation | Method for manufacturing an interconnect structure for stacked semiconductor device |
6522013, | Dec 18 1997 | Advanced Micro Devices, Inc. | Punch-through via with conformal barrier liner |
6538333, | Jun 16 2000 | Chartered Semiconductor Manufacturing Ltd. | Three dimensional IC package module |
6599778, | Dec 19 2001 | GLOBALFOUNDRIES U S INC | Chip and wafer integration process using vertical connections |
6639303, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6664129, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6693361, | Dec 06 1999 | Invensas Corporation | Packaging of integrated circuits and vertical integration |
6740582, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6800930, | Jul 31 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies |
6841883, | Mar 31 2003 | Round Rock Research, LLC | Multi-dice chip scale semiconductor components and wafer level methods of fabrication |
6881669, | May 03 2000 | The United States of America as represented by the Secretary of the Navy | Process for making electronic devices having a monolayer diffusion barrier |
6882030, | Oct 29 1996 | Invensas Corporation | Integrated circuit structures with a conductor formed in a through hole in a semiconductor substrate and protruding from a surface of the substrate |
6924551, | May 28 2003 | Intel Corporation | Through silicon via, folded flex microelectronic package |
6962867, | Jul 31 2002 | MicronTechnology, Inc. | Methods of fabrication of semiconductor dice having back side redistribution layer accessed using through-silicon vias and assemblies thereof |
6962872, | Dec 09 2002 | GLOBALFOUNDRIES U S INC | High density chip carrier with integrated passive devices |
7030481, | Dec 09 2002 | GLOBALFOUNDRIES U S INC | High density chip carrier with integrated passive devices |
7049170, | Dec 17 2003 | Invensas Corporation | Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities |
7060601, | Dec 17 2003 | Invensas Corporation | Packaging substrates for integrated circuits and soldering methods |
7071546, | Mar 12 2003 | Alfred E. Mann Foundation for Scientific Research | Space-saving packaging of electronic circuits |
7111149, | Jul 07 2003 | Intel Corporation | Method and apparatus for generating a device ID for stacked devices |
7122912, | Jan 28 2004 | Renesas Electronics Corporation | Chip and multi-chip semiconductor device using thereof and method for manufacturing same |
7157787, | Feb 20 2002 | Intel Corporation | Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices |
7193308, | Sep 26 2003 | ADVANCED INTERCONNECT SYSTEMS LIMITED | Intermediate chip module, semiconductor device, circuit board, and electronic device |
7262495, | Oct 07 2004 | VALTRUS INNOVATIONS LIMITED | 3D interconnect with protruding contacts |
7297574, | Jun 17 2005 | Polaris Innovations Limited | Multi-chip device and method for producing a multi-chip device |
7335972, | Nov 13 2003 | National Technology & Engineering Solutions of Sandia, LLC | Heterogeneously integrated microsystem-on-a-chip |
7355273, | Jul 31 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, methods |
7772123, | Jun 06 2008 | Infineon Technologies AG | Through substrate via semiconductor components |
7863189, | Jan 05 2007 | GLOBALFOUNDRIES U S INC | Methods for fabricating silicon carriers with conductive through-vias with low stress and low defect density |
8344513, | Mar 23 2009 | Taiwan Semiconductor Manufacturing Company, Ltd. | Barrier for through-silicon via |
20060216932, | |||
20060223301, | |||
20070205855, | |||
20090068832, | |||
20090280643, | |||
20100164108, | |||
20100237502, | |||
20100301491, | |||
20110068470, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 26 2014 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 30 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 30 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 15 2019 | 4 years fee payment window open |
Sep 15 2019 | 6 months grace period start (w surcharge) |
Mar 15 2020 | patent expiry (for year 4) |
Mar 15 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 15 2023 | 8 years fee payment window open |
Sep 15 2023 | 6 months grace period start (w surcharge) |
Mar 15 2024 | patent expiry (for year 8) |
Mar 15 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 15 2027 | 12 years fee payment window open |
Sep 15 2027 | 6 months grace period start (w surcharge) |
Mar 15 2028 | patent expiry (for year 12) |
Mar 15 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |