Some embodiments include methods of forming flash memory cells and semiconductor constructions, and some embodiments include semiconductor constructions. Some embodiments may include a method in which a semiconductor substrate is provided to have a plurality of active area locations. floating gates are formed over the active area locations, with the floating gates having widths that are entirely sub-lithographic. adjacent floating gates are spaced from one another by gaps. dielectric material and control gate material are formed over the floating gates and within the gaps. Some embodiments may include a construction in which a pair of adjacent floating gates are over a pair of adjacent active areas, with the floating gates being spaced from one another by a distance which is greater than a distance that the active areas are spaced from one another.
|
1. A pair of adjacent non-volatile memory cells comprising active areas separated by an isolation region, and floating gates over the active areas, the floating gates being shaped as vertically-extending pillars having a vertical height that is greater than a width of the pillars and being spaced from one another by a greater distance than the active areas are spaced from one another; the vertically-extending pillars consisting of a rectangular shape and comprising a single material; individual of the vertically-extending pillars having a completely planar horizontal lower surface that extends an entire width of the pillar which directly contacts gate dielectric material and a completely planar horizontal upper surface directly contacting another dielectric material; the rectangular vertically-extending pillars having vertical sidewalls that join to the upper and lower surfaces at 90° corners, the vertically extending pillars having insulative spacers along opposing vertical sidewalls, the insulative spacers consisting of a rectangular shape and covering less than a full height of the opposing vertical sidewalls with the insulative spacers and the isolation region having coplanar upper surfaces, the gate dielectric extending beneath an entirety of a width of the insulative spacers.
8. A semiconductor construction, comprising:
a semiconductor substrate having a plurality of active areas, and having isolation regions adjacent the active areas and separating the active areas from one another;
floating gates over the active areas, the floating gates having a width of from 10 nm to 35 nm which is less than a width of the active areas; the floating gates consisting of a rectangular shape, adjacent floating gates being separated from one another by gaps along a first axis;
insulative spacers partially covering opposing vertical sidewalls of the rectangular floating gates, the insulative spacers consisting of a rectangular shape with planar upper surfaces that are coplanar with planar upper surfaces of the isolation regions;
source/drain regions within the active areas; paired source/drain regions being associated with individual floating gates, with the individual source/drain regions of paired source/drain regions being on opposing sides of the individual floating gate associated with the paired source/drain regions; the paired source/drain regions associated with an individual floating gate being along a second axis relative to the floating gate which is substantially orthogonal to the first axis;
insulative material extending over the floating gates and within the gaps, the upper surfaces of the floating gates directly contacting the insulative material; and
control gate material extending over the insulative material and within the gaps.
5. A semiconductor construction, comprising:
a semiconductor substrate having a plurality of active area locations, and having isolation regions adjacent the active area locations and separating the active area locations from one another;
neighboring active areas being spaced from one another by a first distance;
floating gates over the active areas, a first floating gate being over one active area and a second floating gate being over the neighboring active area that is closest to said first floating gate, and being closest to said first floating gate of any floating gates that are over said neighboring active area; the first and second floating gates being spaced from one another by a second distance which is at least 25% greater than the first distance; the first and second floating gates consisting of a rectangular shape and comprising a single material; the rectangular floating gates having completely planar horizontal lower surfaces directly contacting gate dielectric material and having completely planar horizontal upper surfaces in opposing relation to the lower surfaces; the rectangular floating gates having a width of from 10 nm to 35 nm and having vertical sidewalls that join to the upper and lower surfaces at 90° corners;
insulative spacers consisting of a rectangular shape partially covering opposing vertical sidewalls of the rectangular floating gates, wherein material of the insulative spacers does not extend lower than the gate dielectric and has planar upper surfaces that are coplanar with planar upper surfaces of the isolation regions;
source/drain regions within the active areas, the source/drain regions not being between first and second floating gates;
insulative material extending over the floating gates; the upper surfaces of the first and second floating gates directly contacting the insulative material; and
control gate material over the insulative material.
2. A semiconductor construction, comprising:
a semiconductor substrate having a plurality of active area locations, and having isolation regions adjacent the active area locations and separating the active area locations from one another;
neighboring active areas being spaced from one another by a first distance;
floating gates over the active areas, a first floating gate being over one active area and a second floating gate being over the neighboring active area that is closest to said first floating gate, and being closest to said first floating gate of any floating gates that are over said neighboring active area; the first and second floating gates being spaced from one another by a second distance which is at least 10 Å greater than the first distance; the first and second floating gates each consisting of a rectangular shape and comprising a single material; the rectangular floating gates having completely planar horizontal lower surfaces directly contacting gate dielectric material and having completely planar horizontal upper surfaces in opposing relation to the lower surfaces; the rectangular floating gates having a width of from 10 nm to 35 nm and having vertical sidewalls that join to the upper and lower surfaces at 90° corners;
insulative spacers consisting of a rectangular shape partially covering opposing vertical sidewalls of the rectangular floating gates, wherein material of the insulative spacers does not extend lower than the gate dielectric and has planar upper surfaces that are coplanar with planar upper surfaces of the isolation regions;
source/drain regions within the active areas, the source/drain regions not being between first and second floating gates;
insulative material extending over the first and second floating gates; the upper surfaces of the first and second floating gates directly contacting the insulative material; and
control gate material over the insulative material.
3. The construction of
4. The construction of
6. The construction of
7. The construction of
|
This patent resulted from a divisional of U.S. patent application Ser. No. 11/512,781, which was filed Aug. 29, 2006, and which is hereby incorporated herein by reference.
The technical field is semiconductor constructions, and methods of forming semiconductor constructions; such as, for example, methods of forming flash memory (i.e., nonvolatile memory).
A continuing goal of semiconductor device fabrication is to increase the number of devices associated with a given area of semiconductor real estate to thereby achieve an increased level of integration. One facet of such goal is to scale new generations of devices to be smaller than preceding generations.
Many modern electronic systems utilize nonvolatile memory (flash memory). It is desired to increase the level of integration of flash memory. However, a problem occurs in scaling flash memory cells in trying to achieve desired coupling between control and floating gates while avoiding undesired interference between adjacent floating gates. A prior art method which has been developed to address such problem is discussed with reference to
Base 12 may comprise, consist essentially of, or consist of, for example, monocrystalline silicon lightly-doped with background p-type dopant, and may be referred to as a semiconductor substrate. To aid in interpretation of the claims that follow, the terms “semiconductive substrate” and “semiconductor substrate” are defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.
Isolation regions 14 comprise insulative material 18 extending into trenches within base 12. Insulative material 18 may, for example, comprise, consist essentially of, or consist of silicon dioxide.
Active regions 20 correspond to pillars of base 12 between the isolation regions. The floating gates 16 are formed over the active regions, and separated from the active regions by gate dielectric 22. The gate dielectric may comprise, consist essentially of, or consist of silicon dioxide, and may be referred to as tunnel oxide.
The floating gates 16 comprise two conductive portions 24 and 26, with the portion 24 being wider than the portion 26 in the shown cross-sectional view. Accordingly, portions 24 and 26 together form an inverted “T” shape. The narrow portions 26 of the adjacent floating gates are spaced from one another by a gap 27. It is noted that the inverted “T” shape of the floating gates allows gap 27 to the wider than the gap between the adjacent active regions 20.
The portions 24 and 26 may comprise the same composition as one another, and may, for example, both consist essentially of, or consist of conductively-doped polycrystalline silicon. It is noted that if portions 24 and 26 comprise the same composition as one another, the portions merge to form a single structure. However, the portions are shown separate from one another in
A pair of electrically insulative spacers 28 are adjacent the narrow portions 26 of the floating gates to fill space between the narrow portions and the isolation regions 14.
In some applications, the distance between the adjacent active regions 20 may be 35 nanometers, while the distance between the narrow portions 26 of the floating gates is about 50 nanometers. The dielectric material 34 and control gate material 36 may fit within a space of 50 nanometers, but it would be difficult to fit them within a space of 35 nanometers.
It is desired to develop improved methods for forming semiconductor devices, and to develop improved semiconductor structures.
New methods of forming non-volatile memory (in other words, flash memory), and new semiconductor constructions are described. A first embodiment is described with reference to
Referring to
A pad oxide layer 54 is over base 52, and a silicon nitride-containing layer 56 is over the pad oxide layer. The pad oxide layer may comprise, consist essentially of, or consist of silicon dioxide; and the silicon nitride-containing layer may comprise, consist essentially of, or consist of silicon nitride.
A patterned mask 58 is over silicon nitride-containing layer 56. Mask 58 may be, for example, photolithographically patterned photoresist.
Referring to
Projecting regions of base 52 between the isolation region trenches correspond to active area locations 66 and 68. Accordingly, the formation of the isolation region trenches may be considered to define active area locations within base 52.
Referring to
The insulative material 70 within the isolation regions may be considered to have lower portions extending within base 52, and upper portions projecting upwardly over the base.
Referring to
Gate dielectric 72 may comprise any suitable composition or combination of compositions. For instance, gate dielectric 72 may comprise, consist essentially of, or consist of silicon dioxide thermally grown from exposed surfaces of a monocrystalline silicon wafer corresponding to base 52. If gate dielectric 72 consists of silicon dioxide, it may be referred to as tunnel oxide.
The removal of silicon nitride-containing layer 56 (
Referring to
Referring to
Referring to
The gate material 82 may comprise any suitable composition or combination of compositions, including, for example, metals, metal compositions, and/or semiconductor material. Ultimately, material 82 will be electrically conductive. However, in some embodiments material 82 may be a semiconductor material which is conductively-doped subsequent to the processing stage of
Referring to
The material 82 remaining over active area locations 66 and 68 may be considered to define upwardly projecting gate pillars 84 and 86.
Referring to
Referring to
Dielectric material 94 and control gate material 96 are formed over upwardly extending gate pillars 84 and 86, and within gaps 88, 90 and 92. In some embodiments, the dielectric material 94 may be considered to be formed within the gaps to narrow the gaps, and the control gate material 96 may be considered to be deposited within the narrowed gaps.
The dielectric material 94 may comprise any suitable composition or combination of compositions, including, for example, the compositions discussed above with reference to prior art dielectric material 34. The control gate material 96 may comprise any suitable composition or combination of compositions, including, for example, the compositions discussed above for prior art control gate material 36.
The upwardly projecting gate portions 84 and 86 correspond to floating gates of nonvolatile memory. The upwardly projecting gate portion 84 may be considered to be a floating gate of a first flash device 100 comprising gate portion 84 in combination with dielectric material 94 and control gate material 96; and upwardly projecting gate portion 86 may be considered to be a floating gate of a second flash device 102 comprising gate portion 86 in combination with dielectric material 94 and control gate material 96. Due to the entirety of the floating gates being formed between the spacers 80 (
The floating gates have widths 89 (labeled for one of the gates) and heights 91 (labeled for the other of the gates). In some embodiments, the widths may be from about 10 nanometers to about 35 nanometers, and the heights may be greater than or equal to about 30 nanometers, with typical heights being from about 50 nanometers to about 75 nanometers.
The active areas within locations 66 and 68 have widths 97 along the top surface of base 52 within the active areas. Such widths may be less than or equal to about 50 nanometers, and may be about 35 nanometers in some embodiments. Accordingly, the widths 89 of the floating gates may be significantly less than the widths of the active areas along the cross-section of
The cross-section of
The active areas within locations 66 and 68 may be considered to be neighboring active areas, or more specifically to be immediately adjacent one another. The active areas within locations 66 and 68 are separated from one another by a first distance 93 (with the distance 93 being the furthest distance between the active areas, and with it being understood that active areas may be vertically sloped so that some portions of adjacent active areas are closer to one another than other portions). The upwardly projecting gate portions 84 and 86 may be considered to correspond to immediately adjacent floating gates; with one of the floating gates being associated with the active area at location 66, and the other being associated with the neighboring active area at location 68. The upwardly projecting gate portions 84 and 86 are separated from one another by a second distance 95 which is greater than the first distance 93.
In some embodiments, first distance 93 may be less than or equal to 35 nanometers, and second distance 95 may be at least 45 nanometers. In such embodiments, second distance 95 may be considered to be at least about 10 angstroms greater than first distance 93; or alternatively to be at least about 25% greater than first distance 93. In contrast to the prior art construction of
Although only two flash memory constructions are shown in
Referring to
Notably,
Although
The source/drain regions may be connected to bitlines and charge storage devices (for instance capacitors) to incorporate construction 50 into a memory array.
The embodiment of
Referring to
Construction 150 comprises the base 52, silicon nitride-containing material 56 and patterned masking material 58 described previously with reference to
Dielectric material 152 may be identical to the material 72 discussed above with reference to
Semiconductor material 154 may comprise any suitable composition or combination of compositions, and in some embodiments may comprise, consist essentially of, or consist of silicon or Si/Ge. Although semiconductor material 154 is shown to be non-conductive (in other words, without crosshatching) at the processing stage of
Referring to
The formation of isolation region trenches 60, 62 and 64 defines active area locations 66 and 68 within projections of base 52 remaining between the isolation region trenches.
Referring to
Referring to
Referring to
Referring to
Referring to
The material 160 is shown grown to an elevation above spacers 80. It is to be understood that in other embodiments material 160 may be grown to an elevation less than or equal to the height of spacers 80.
The material 160 is shown having a rough upper surface as may occur if semiconductor material 160 is epitaxially grown from a polycrystalline material 154. It is to be understood that in other embodiments the epitaxially-grown material 160 may have a relatively smooth upper surface.
Referring to
The material 160 remaining over active area locations 66 and 68 may be considered to define upwardly projecting gate pillars 164 and 166 analogous to the pillars 84 and 86 discussed previously.
Referring to
Referring to
Dielectric material 94 and control gate material 96 are formed over upwardly extending pillars 164 and 166, and within gaps 88, 90 and 92.
The conductively-doped semiconductor materials 154 and 160 together correspond to floating gates 170 and 172 of nonvolatile memory; with semiconductor material 154 corresponding to wide portions of the floating gates, and a semiconductor material 160 corresponding to narrow portions of the floating gates.
Floating gate 170 is part of a first flash device 180 comprising the floating gate in combination with dielectric material 94 and control gate material 96; and floating gate 172 is part of a second flash device 182 comprising the floating gate in combination with dielectric material 94 and control gate material 96. Source/drain regions analogous to those discussed above with reference to
The floating gates 170 and 172 have narrow widths corresponding to material 160. Such narrow widths may be comparable to the width 89 shown in
The flash devices of
Processor device 406 may correspond to a processor module, and associated memory utilized with the module may comprise flash structures.
Memory device 408 may correspond to a memory module, and may comprise flash memory.
The memory device 802 receives control signals from the processor 822 over wiring or metallization lines. The memory device 802 is used to store data which is accessed via I/O lines. At least one of the processor 822 or memory device 802 may include flash memory.
The various electronic systems may be fabricated in single-package processing units, or even on a single semiconductor chip, in order to reduce the communication time between the processor and the memory device(s).
The electronic systems may be used in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
The electronic systems may be any of a broad range of systems, such as clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
Sandhu, Gurtej S., Prall, Kirk D.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5102814, | Nov 02 1990 | Intel Corporation | Method for improving device scalability of buried bit line flash EPROM devices having short reoxidation beaks and shallower junctions |
5106772, | Jan 09 1990 | Intel Corporation | Method for improving the electrical erase characteristics of floating gate memory cells by immediately depositing a protective polysilicon layer following growth of the tunnel or gate oxide |
5111270, | Feb 22 1990 | Intel Corporation | Three-dimensional contactless non-volatile memory cell |
6274434, | Nov 11 1998 | Kabushiki Kaisha Toshiba | Method of making memory cell with shallow trench isolation |
6284597, | Jan 30 1999 | United Microelectronics Corp | Method of fabricating flash memory |
6329248, | Jul 09 1998 | Winbond Electronics Corp | Method for making split gate flash memory cells with high coupling efficiency |
6403421, | Apr 22 1998 | Sony Corporation | Semiconductor nonvolatile memory device and method of producing the same |
6459121, | Jan 05 2000 | Mitsubishi Denki Kabushiki Kaisha | Method for producing non-violatile semiconductor memory device and the device |
6518618, | Dec 03 1999 | Intel Corporation | Integrated memory cell and method of fabrication |
20030001191, | |||
20030013250, | |||
20030052384, | |||
20030207520, | |||
20040036112, | |||
20050212034, | |||
20060043463, | |||
20060108648, | |||
20060131666, | |||
20060220088, | |||
20060278916, | |||
20070023847, | |||
20070059884, | |||
20070272962, | |||
20140017875, | |||
EP274390, | |||
WO2007017139, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 20 2009 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Sep 10 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 05 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 15 2019 | 4 years fee payment window open |
Sep 15 2019 | 6 months grace period start (w surcharge) |
Mar 15 2020 | patent expiry (for year 4) |
Mar 15 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 15 2023 | 8 years fee payment window open |
Sep 15 2023 | 6 months grace period start (w surcharge) |
Mar 15 2024 | patent expiry (for year 8) |
Mar 15 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 15 2027 | 12 years fee payment window open |
Sep 15 2027 | 6 months grace period start (w surcharge) |
Mar 15 2028 | patent expiry (for year 12) |
Mar 15 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |