Exemplary embodiments are directed to an snubber circuit and a power converter having an active circuit. The snubber circuit includes a series connection of a first diode and a first inductor connected between a first interfacing point and a first connection point, a second diode connected between a second connection point and a second interfacing point, a series connection of a third diode and a second inductor between a third interfacing point and the second connection point, a switching device connected between the first connection point and the third interfacing point, and a first capacitor connected between the first connection point and the second connection point. The first, the second, and the third diode are forward-biased along a path between the first interfacing point and the second interfacing point and through the third interfacing point.
|
1. A snubber circuit comprising:
a first interfacing point, a second interfacing point, and a third interfacing point;
a first connection point and a second connection point;
a series connection of a first diode and a first inductor connected between the first interfacing point and the first connection point;
a second diode connected between the second connection point and the second interfacing point;
a series connection of a third diode and a second inductor connected between the third interfacing point and the second connection point;
a switching device connected between the first connection point and the third interfacing point; and
a first capacitor connected between the first connection point and the second connection point,
wherein the first, the second, and the third diode are forward-biased in a first direction along a path between the first interfacing point and the second interfacing point and through the third interfacing point, and the switching device is configured to control a flow of current in the first direction.
2. The snubber circuit as claimed in
3. The snubber circuit as claimed in
4. The snubber circuit as claimed in
where Irr is the peak reverse recover current, Srr is the snappiness factor of the main diode, and Qrr is the reverse recovery charge of the diode.
6. The snubber circuit as claimed in
where νC
7. The snubber circuit as claimed in
where Vout is the output voltage and îL
8. The snubber circuit as claimed in
9. The snubber circuit as claimed in
10. The snubber circuit as claimed in
where Irr is the peak reverse recover current, Srr is the snappiness factor of the main diode, and Qrr is the reverse recovery charge of the diode.
11. The snubber circuit as claimed in
where νC
12. The snubber circuit as claimed in
where Vout is the output voltage and îL
13. The snubber circuit as claimed in
where Irr is the peak reverse recover current, Srr is the snappiness factor of the main diode, and Qrr is the reverse recovery charge of the diode.
14. The snubber circuit as claimed in
where νC
15. The snubber circuit as claimed in
where Vout is the output voltage and îL
16. The snubber circuit as claimed in
17. The snubber circuit as claimed in
19. The power converter as claimed in
a main diode device connected between a first node and a second node,
a main switching device connected between the first node and a third node,
wherein the first interfacing point is connected to the first node, the second interfacing point is connected to the second node, and the third interfacing point is connected to the third node.
20. The power converter as claimed in
main diodes connected between a plurality of first nodes and a second node,
main switching devices connected between the first nodes and a third node,
wherein:
the snubber circuit comprises interfacing points, each first interfacing point being connected to one of the first nodes,
the second interfacing point is connected to the second node, and
the third interfacing point is connected to the third node.
|
This application claims priority under 35 U.S.C. §119 to European Patent Application No. 13161957.9, filed in Europe on Apr. 2, 2013, the content of which is hereby incorporated by reference in its entirety.
The present disclosure relates to power converters and particularly to snubber circuits for power converters.
The switching frequency of a main switching device in a power converter can be a key parameter which affects the electrical performance as well as the cost of the power converter. The size of passive elements, especially the magnetic elements, can be reduced by increasing the switching frequency of the converters. An input choke of a boost converter or an isolation transformer of a DC-DC converter can be used as examples of such magnetic elements. This reduction can have a direct and significant impact on the overall cost of the converter.
Known power converter applications having cost-efficiency as the main priority may greatly benefit from a possibility to increase the switching frequency. For example, in power converters for data centres or base stations of telecommunication applications, the switching frequency can be in the range of 200 kHz to 600 kHz. Such a range can offer a large potential for increasing the switching frequency, and, thus, also for reducing the size of the magnetic components. Reduction in the size of the magnetic component can, as mentioned, lead to significant cost savings and an increase in power density. Further, by increasing the switching frequency to a certain range, such as 20 kHz or above, low-cost and low-core-loss materials, such as soft ferrite, can be used for the magnetic elements of the power converters.
However, a large increase in the switching frequency of an existing power converter can include a trade-off. For example, an increase from a few kHz to tens of kHz can result in very high switching losses.
Higher switching losses generate more heat, and a more powerful cooling system or a larger heat sink may be specified for extracting the heat efficiently and keeping the semiconductors from overheating. As a result, the power density and the power efficiency of the converter may degrade, and the cost savings gained in the magnetic parts may be nullified by the increased cooling system costs.
Soft-switching can be achieved by using a quasi-resonant switch, e.g., by replacing a known PWM switching cell, such as the one illustrated in
A quasi-resonant switch can switch under zero-current turn-on and zero-voltage turn-off conditions. However, an additional resonant component and diode are connected in series with the main switch, which can increase the conducting state losses. Moreover, the main switch may suffer from either over-voltage or over-current stress. The stresses can be increased with the power rating of the converter. Compared with a hard-switching converter, a semiconductor switch with a higher rating may be specified. Higher rating, in turn, may increase the cost of the switch.
Another exemplary approach is to use an auxiliary circuit, a snubber, to assist the main switch to perform either zero-voltage or zero-current switching. A snubber can be defined as a circuit that is able to modify turn-on and/or turn-off switching trajectories of semiconductor switches and to reduce, or even eliminate, switching losses by processing a small amount of reactive power.
The rates of change di/dt and dv/dt in switching events can be lowered by resonant actions of the snubber. Oscillations induced by the switching actions and parasitic capacitors and inductors can also be reduced. As a result, EMI problems can be reduced.
Different snubber circuits have already been published in various scientific papers and patent publications. The proposals can be differentiated from each other mainly by achieving zero-voltage or zero-current switching and by the reset circuit of the snubber. U.S. Pat. No. 6,987,675B2, U.S. Pat. No. 6,028,418A, U.S. Pat. No. 5,313,382A, U.S. Pat. No. 6,236,191B1, U.S. Pat. No. 5,959,438A, U.S. Pat. No. 5,418,704A, US Patent Application US20020047693A1, and South Korean Patent Application KR20040054088A disclose some exemplary approaches for implementing snubber circuits.
An exemplary snubber circuit is disclosed comprising: a first interfacing point, a second interfacing point, and a third interfacing point; a first connection point and a second connection point; a series connection of a first diode and a first inductor connected between the first interfacing point and the first connection point; a second diode connected between the second connection point and the second interfacing point; a series connection of a third diode and a second inductor connected between the third interfacing point and the second connection point; a switching device connected between the first connection point and the third interfacing point; and a first capacitor connected between the first connection point and the second connection point, wherein the first, the second, and the third diode are forward-biased in a first direction along a path between the first interfacing point and the second interfacing point and through the third interfacing point, and the switching device is configured to control a flow of current in the first direction.
In the following the invention will be described in greater detail by means of preferred embodiments with reference to the attached drawings, in which
Exemplary embodiments of the present disclosure alleviate the disadvantages of known implementations by providing an active snubber topology which can reduce the switching losses of a main switch or main switches in a power converter. The active snubber includes an auxiliary switching device and modifies the switching trajectories of switching actions of the main switching device. The disclosed active snubber can assist the main switching device to perform turn-on and turn-off actions at zero-voltage. Switching losses can therefore be minimized.
The exemplary snubber described herein may be connected in parallel with the main switching device of the power converter. Thus, no series connection of a snubber inductor to the main switch or diode creating high conducting state losses is specified. The snubber topology of the present disclosure can have a very short operating time, for example less than 2 μs, which minimizes conducting state losses in the snubber circuit. The exemplary snubber of the present disclosure also has a very small effect on the RMS current of the main switch, which minimizes the increase in the conducting state losses of the main switch.
Since the switching losses of the main switch are reduced, the switching frequency of the converter can be increased without overheating the semiconductors. As a result of a higher switching frequency, the physical size, weight and cost of the magnetic components can be reduced without a reduction in the converter efficiency. Moreover, a higher switching frequency may also allow the use of low-cost magnetic materials, such as ferrite.
The exemplary snubber of the present disclosure implementation can be applied in different power stage topologies. For example, the exemplary snubber topology circuit disclosed herein can reduce the switching losses of single-phase or multi-phase, two-level or three-level non-isolated DC-DC converters.
In both
The interfacing points A1 to Ax are connected to a common point through parallel first diodes Ds1,1 to Ds1,x, respectively. A first inductor Ls1 is connected between the common point and the first connection point D, thus forming paths, e.g., series connections of a first diode and the first inductor Ls1, between the first interfacing points A1 to Ax and the first connection point D. A second diode Ds2 is connected between the second connection point E and the second interfacing point B. A series connection of a third diode Ds3 and a second inductor Ls2 is connected between the third interfacing point C and the second connection point E. A first capacitor Cs is connected between the first connection point D and the second connection point E.
An auxiliary switching device Sa is connected between the first connection point D and the third interfacing point C. The auxiliary switching device may, for example, be a MOSFET. In
In
In the first variant 41 shown in
In the second variant 42 shown in
The exemplary snubber topology disclosed herein is able to work in different converter topologies, including multi-phase and three-level converter structures. A power converter suitable that includes the exemplary active snubber topology of the present disclosure can include a main diode device connected between a first node A1′ and a second node B′, and a main switching device connected between the first node A1′ point and a third node C′. The power converter may further include a current source connected to the first node A1′. For example, a main inductor may act as a current source on the time scale of a switching period of the main switching device. The power converter may also have a voltage source having its terminal connected to the second node B′. For example, a main capacitor may act as a voltage source on the time scale of a switching period of the main switching device.
When the power converter has more than one phase, the power converter can include main diodes connected between a plurality of first nodes A1′ to Ax′ and the second node B′, main switching devices connected between the first nodes A1′ to Ax′ and the third node C′, and current sources connected to the first nodes A1′ to Ax′.
In order to utilise the exemplary snubber topology of the present disclosure, each first interfacing point A, (n E of the snubber implementation may be connected to one of the first nodes A1′ to Ax′, e.g., to a common node between a main switch, a main diode, and a current source of a phase of the converter. The number of first interfacing points depends on the number of phases in the converter. The second interfacing point B may be connected to the second node point B′, e.g., a common node of the main diode and the voltage source. The third interfacing point C may be connected to the third node C′, e.g., a common node of the main switch and the voltage source.
The boost converter is supplied by an input voltage supply Vin. The positive pole of the voltage supply Vin is connected to one end of an inductor L. The inductor L acts as a current source. The other terminal of the inductor L is connected to the first node A′. The negative pole of the current source forms the third node C′ in
The converter also includes a voltage source in the form of a main capacitor C having one terminal connected to the second node B′. In
The power converter also includes an exemplary snubber circuit according to the snubber topology of an exemplary embodiment of the present disclosure, as also shown in
In an exemplary embodiment, the main circuit of a converter can be configured such that the current flows from the first node A1′ to the second node B′. According to this embodiment the first variant 41 may be used, as also shown in
In another exemplary embodiment, the main circuit can be configured such that the current flows from the second node B′ to the first node A1′. According to this embodiment, the second variant 42 can be used as illustrated in
The components of the snubber topology of the present disclosure may be rated in the following manner, for example. The inductance of Ls1 depends on the reverse recovery characteristic of the main diode. The following equation gives a guideline for determining an approximate value of Ls1
where Irr is the peak reverse recovery current, and Srr is the snappiness factor of the main diode. Qrr is the reverse recovery charge of the diode. The inductance of Ls1 may be adjusted by experimentation if these parameters are not be given in the datasheet of the main diode.
The drain-source capacitance Cds,S of the main switch S may be designed to absorb voltage stress introduced by parasitic inductance on the PCB of the switching loop in the converter. At the same time, however, current stress on the auxiliary switching device Sa at turn-on is proportional to the size of the drain-source capacitance Cds,S of the main switching device S.
Turn-on switching losses of the auxiliary switch Sa are proportional to the drain-source capacitance Cds,Sa of the auxiliary switching device Sa since the energy stored in the drain-source capacitance Cds,Sa is discharged internally when Sa turns on.
Therefore, it may be desirable to minimize the drain-source capacitances of the main switching device and the auxiliary switching device in order to minimize the current stress and turn-on switching losses of the auxiliary switching device Sa.
During operation (at the end of mode 5), energy stored in Ls1 is transferred to Cds,Sa and C. Accordingly, capacitance of the first capacitor Cs may be defined as follows:
where νC
Ls2 provides zero-current turn-on switching conditions for the auxiliary switching device Sa by suppressing the current stress from Cs. The value of Ls2 can be determined as follows,
where Vout is the output voltage and îL
Operation of the exemplary snubber topology disclosed herein was tested by computer simulation, PSIM. The boost converter including the exemplary snubber variant as shown in
The gate signal vgs,S turns first off and then on. The current iS of this main switch S shows a notch at point 101 because of the interleaved operation of the boost converter. At point 102, the current iS shows a negative value as the current flows through the body diode of the main switch S. As can be seen at point 103, the main switch turns on at zero voltage. When the main switch turns on at 103, the current starts to flow through the channel of the S. Oscillations at point 100 are mainly due to stray inductances in the PCB routing of the converter.
It will be obvious to a person skilled in the art that the inventive concept can be implemented in various ways. The invention and its embodiments are not limited to the examples described above but may vary within the scope of the claims.
It will therefore be appreciated by those skilled in the art that the present invention can be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The presently disclosed embodiments are therefore considered in all respects to be illustrative and not restricted. The scope of the invention is indicated by the appended claims rather than the foregoing description and all changes that come within the meaning and range and equivalence thereof are intended to be embraced therein.
Escobar, Gerardo, Ho, Ngai-Man, Li, Tin-Ho, Bradshaw, Jonathan
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4365171, | Dec 23 1980 | GENERAL ELECTRIC COMPANY, A CORP OF NY | Low loss snubber circuit |
4805079, | May 06 1986 | U S PHILIPS CORPORATION | Switched voltage converter |
5260607, | Mar 27 1991 | Mitsubishi Denki Kabushiki Kaisha | Snubber circuit for power converter |
5313382, | May 18 1993 | AT&T Bell Laboratories | Reduced voltage/zero current transition boost power converter |
5418704, | Jun 12 1992 | Virginia Tech Intellectual Properties, Inc | Zero-voltage-transition pulse-width-modulated converters |
5708575, | May 10 1995 | U.S. Philips Corporation | Power supply apparatus comprising an improved limiter circuit |
5943200, | Jan 06 1998 | Lucent Technologies Inc. | Peak voltage clamping circuit for high frequency boost converter and method of operation thereof |
5959438, | Jan 09 1998 | Delta Electronics, Inc. | Soft-switched boost converter with isolated active snubber |
6028418, | Feb 11 1999 | Delta Electronics, Inc. | Boost converter with minimum-component-count active snubber |
6236191, | Jun 02 2000 | Vertiv Corporation | Zero voltage switching boost topology |
6348818, | Aug 14 2000 | LEDI-LITE LTD | Voltage-adder LED driver |
6987675, | May 23 2003 | Delta Electronics, Inc. | Soft-switched power converters |
20020047693, | |||
20020079871, | |||
20050226012, | |||
DE102004022136, | |||
KR1020040054088, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 01 2014 | ABB Research LTD | (assignment on the face of the patent) | / | |||
Apr 03 2014 | ESCOBAR, GERARDO | ABB Research LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033607 | /0380 | |
Apr 04 2014 | LI, TIN-HO | ABB Research LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033607 | /0380 | |
Apr 10 2014 | HO, NGAI-MAN | ABB Research LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033607 | /0380 | |
Apr 30 2014 | BRADSHAW, JONATHAN | ABB Research LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033607 | /0380 | |
Apr 16 2019 | ABB Research LTD | ABB Schweiz AG | MERGER SEE DOCUMENT FOR DETAILS | 051419 | /0309 | |
Jan 01 2022 | ABB B V | ABB E-MOBILITY B V | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 062320 | /0490 | |
Oct 10 2022 | ABB Schweiz AG | ABB B V | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 062205 | /0860 |
Date | Maintenance Fee Events |
Oct 23 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 25 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
May 03 2019 | 4 years fee payment window open |
Nov 03 2019 | 6 months grace period start (w surcharge) |
May 03 2020 | patent expiry (for year 4) |
May 03 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 03 2023 | 8 years fee payment window open |
Nov 03 2023 | 6 months grace period start (w surcharge) |
May 03 2024 | patent expiry (for year 8) |
May 03 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 03 2027 | 12 years fee payment window open |
Nov 03 2027 | 6 months grace period start (w surcharge) |
May 03 2028 | patent expiry (for year 12) |
May 03 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |