A stacked integrated circuit includes a first tier ic and a second tier ic. active faces of the first tier ic and the second tier ic face each other. An interconnect structure, such as microbumps, couples the first tier ic to the second tier ic. An active portion of a voltage regulator is integrated in the first semiconductor ic and coupled to passive components (for example a capacitor or an inductor) embedded in a packaging substrate on which the stacked ic is mounted. The passive components may be multiple through vias in the packaging substrate providing inductance to the active portion of the voltage regulator. The inductance provided to the active portion of the voltage regulator is increased by coupling the through via in the packaging substrate to through vias in a printed circuit board that the packaging substrate is mounted on.
|
24. A stacked integrated circuit (ic), comprising:
a first semiconductor ic having a first active circuitry configured to receive a regulated voltage from means for regulating a voltage;
a second semiconductor ic coupled to the first semiconductor ic, an active portion of the voltage regulating means integrated in the second semiconductor ic and coupled to means for coupling the active portion of the voltage regulating means to a plurality of passive components of the voltage regulating means, the plurality of passive components embedded in a packaging substrate coupled to the second semiconductor ic, the second semiconductor ic having an input/output area including means for communicating between the first active circuitry on the first semiconductor ic and the packaging substrate; and
a redistribution layer on at least one of the first semiconductor ic or the second semiconductor ic, the redistribution layer configured to distribute the regulated voltage from the active portion of the voltage regulating means to at least one of the first semiconductor ic or the second semiconductor ic.
13. A stacked semiconductor integrated circuit (ic) package, comprising:
a first active circuitry of a semiconductor ic configured to receive a regulated voltage from a voltage regulator, the first active circuitry facing a second active circuitry of a different semiconductor ic stacked on the semiconductor ic;
an input/output area including a first set of interconnects, the first set of interconnects configured to enable communication between circuitry on the different semiconductor ic and a packaging substrate coupled to the semiconductor ic;
an active portion of the voltage regulator coupled to a second set of interconnects, the second set of interconnects operable to couple the active portion of the voltage regulator to a plurality of passive components of the voltage regulator embedded in the packaging substrate; and
a redistribution layer on at least one of the semiconductor ic or the different semiconductor ic, the redistribution layer configured to distribute the regulated voltage from the active portion of the voltage regulator to at least one of the semiconductor ic or the different semiconductor ic.
19. A stacked semiconductor integrated circuit (ic) package, comprising:
a first active circuitry of a semiconductor ic configured to receive a regulated voltage from a voltage regulating means, the first active circuitry facing a second active circuitry of a different semiconductor ic stacked on the semiconductor ic;
an input/output area including a first set of interconnect means, the first set of interconnect means configured to enable communication between circuitry on the different semiconductor ic and a packaging substrate coupled to the semiconductor ic;
an active portion of the voltage regulating means coupled to a second set of interconnect means, the second set of interconnect means operable to couple the active portion of the voltage regulating means to a plurality of passive components of the voltage regulating means embedded in the packaging substrate; and
a redistribution layer on at least one of the semiconductor ic or the different semiconductor ic, the redistribution layer configured to distribute the regulated voltage from the active portion of the voltage regulating means to at least one of the semiconductor ic or the different semiconductor ic.
1. A stacked integrated circuit (ic), comprising:
a first semiconductor ic having a first active circuitry configured to receive a regulated voltage from a voltage regulator;
a second semiconductor ic coupled to the first semiconductor ic, an active portion of the voltage regulator integrated in the second semiconductor ic and coupled to a first set of interconnects in the second semiconductor ic, the first set of interconnects operable to couple the active portion of the voltage regulator to a plurality of passive components of the voltage regulator, the plurality of passive components embedded in a packaging substrate coupled to the second semiconductor ic, the second semiconductor ic having an input/output area including a second set of interconnects, the second set of interconnects configured to enable communication between the first active circuitry on the first semiconductor ic and the packaging substrate, the first active circuitry of the first semiconductor ic facing a second active circuitry of the second semiconductor ic; and
a redistribution layer on at least one of the first semiconductor ic or the second semiconductor ic, the redistribution layer configured to distribute the regulated voltage from the active portion of the voltage regulator to at least one of the first semiconductor ic or the second semiconductor ic.
2. The stacked integrated circuit of
a packaging connection on the second semiconductor ic coupled to the first set of interconnects, at least one of the plurality of passive components is at least partially embedded in the packaging substrate, the at least one of the plurality of passive components coupled to the packaging connection and cooperating with the active portion of the voltage regulator to provide the regulated voltage for at least one of the first semiconductor ic or the second semiconductor ic.
3. The stacked integrated circuit of
4. The stacked integrated circuit of
5. The stacked integrated circuit of
6. The stacked integrated circuit of
a second packaging connection on the packaging substrate coupled to the second set of interconnects in the packaging substrate;
a printed circuit board coupled to the packaging substrate, the printed circuit board having a third set of interconnects coupled to the second set of interconnects in the packaging substrate to provide additional inductance to the active portion of the voltage regulator; and
a conducting path on the printed circuit board, the conducting path coupling at least two interconnects of the third set of interconnects.
7. The stacked integrated circuit of
8. The stacked integrated circuit of
9. The stacked integrated circuit of
11. The stacked integrated circuit of
12. The stacked integrated circuit of
14. The stacked semiconductor integrated circuit package of
a packaging connection on the different semiconductor ic coupled to the first set of interconnects, at least one of the plurality of passive components is at least partially embedded in the packaging substrate, the at least one of the plurality of passive components coupled to the packaging connection and cooperating with the active portion of the voltage regulator to provide the regulated voltage for at least one of the semiconductor ic or the different semiconductor ic.
15. The stacked semiconductor integrated circuit package of
16. The stacked semiconductor integrated circuit package of
17. The stacked semiconductor integrated circuit package of
a second packaging connection on the packaging substrate coupled to the second set of interconnects in the packaging substrate;
a printed circuit board coupled to the packaging substrate, the printed circuit board having a third set of interconnects coupled to the second set of interconnects in the packaging substrate to provide additional inductance to the active portion of the voltage regulator; and
a conducting path on the printed circuit board, the conducting path coupling at least two interconnects of the third set of interconnects.
18. The stacked semiconductor integrated circuit package of
20. The stacked semiconductor integrated circuit package of
a packaging connection means on the different semiconductor ic coupled to the first set of interconnect means, at least one of the plurality of passive components is at least partially embedded in the packaging substrate, the at least one of the plurality of passive components coupled to the packaging connection means and cooperating with the active portion of the voltage regulating means to provide the regulated voltage for at least one of the semiconductor ic or the different semiconductor ic.
21. The stacked semiconductor integrated circuit package of
22. The stacked semiconductor integrated circuit package of
23. The stacked semiconductor integrated circuit package of
a second packaging connection means on the packaging substrate coupled to the second set of interconnect means in the packaging substrate;
a printed circuit board coupled to the packaging substrate, the printed circuit board having a third set of interconnect means coupled to the second set of interconnect means in the packaging substrate to provide additional inductance to the active portion of the voltage regulating means; and
a conducting path on the printed circuit board, the conducting path coupling at least two interconnect means of the third set of interconnect means.
25. The stacked integrated circuit of
a packaging connection means on the second semiconductor ic coupled to the means for coupling, at least one of the plurality of passive components is at least partially embedded in the packaging substrate, the at least one of the plurality of passive components coupled to the packaging connection means and cooperating with the active portion of the voltage regulating means to provide the regulated voltage for at least one of the first semiconductor ic or the second semiconductor ic.
26. The stacked integrated circuit of
27. The stacked integrated circuit of
28. The stacked integrated circuit of
a second packaging connection means on the packaging substrate coupled to the means for communicating in the packaging substrate;
a printed circuit board coupled to the packaging substrate, the printed circuit board having means for inductance coupled to the means for communicating in the packaging substrate to provide additional inductance to the active portion of the voltage regulating means; and
a conducting path on the printed circuit board, the conducting path coupled to the means for inductance.
29. The stacked integrated circuit of
|
The present Application for Patent is a Continuation of U.S. patent application Ser. No. 12/825,937, entitled “INTEGRATED VOLTAGE REGULATOR WITH EMBEDDED PASSIVE DEVICE(S) FOR A STACKED IC,” filed Jun. 29, 2010, assigned to the assignee hereof, and expressly incorporated herein by reference in its entirety.
The present disclosure generally relates to integrated circuits (ICs). More specifically, the present disclosure relates to manufacturing integrated circuits.
Integrated circuits (ICs) are fabricated on wafers. Commonly, these wafers are semiconductor materials, such as silicon, and singulated to form individual dies. Through efforts of research and development, the size of the transistors making up the ICs has decreased to 45 nm and will soon decrease to 32 nm. As transistor size decreases, the supply voltage to the transistors decreases. The supply voltage is conventionally smaller than wall voltages available in most countries or battery voltages used in portable devices. For example, an IC may operate at 1.25 Volts whereas the wall voltage is 120V or 240V. In a portable device, such as cellular phone, the battery voltage may range from 6V at full charge to 3V at near empty charge.
A semiconductor IC may be coupled to a voltage regulator that converts available voltages at wall outlets or batteries to lower voltages used by the IC. The voltage regulator ensures a constant voltage supply is provided to the IC. This is an important function, because the ability of transistors to tolerate voltages under or over the target voltage is small. Only tenths of a volt lower may create erratic results in the IC; only tenths of a volt higher may damage the IC.
ICs are mounted on a packaging substrate, and the packaging substrate is mounted on a printed circuit board (PCB) approximately 1-2 mm thick during assembly. Conventionally, the voltage regulator is located on the PCB with the IC to which the voltage regulator supplies voltage. Placing the voltage regulator on the PCB separate from the IC results in a voltage drop between the voltage regulator and the IC that the voltage regulator supplies. For example, at a supply voltage of 1.125 Volts, a voltage drop of 0.100V may occur between the voltage regulator and the IC as the voltage passes through the PCB, packaging substrate, and IC. As the supply voltage decreases with shrinking transistor size, the voltage drop becomes a significant fraction of the supply voltage. Additionally, placing the voltage regulator on the PCB uses pins on the IC for the IC to communicate with the voltage regulator. The IC may send commands to the voltage regulator such as sleep or wake-up for scaling up or scaling down the voltage supply. The additional pins consume space on the IC that could otherwise be eliminated.
Reducing the voltage drop from the voltage regulator to the IC improves performance of the IC. Maximum frequency of a IC scales proportionally with supply voltage. For example, eliminating a voltage drop of 0.100V may increase a maximum frequency (fmax) of the IC by 100 MHz. Alternatively, if the voltage drop is reduced and maximum frequency not increased, power consumption in the IC is reduced. Power consumption is proportional to capacitance multiplied by a square of the supply voltage. Thus, reducing the supply voltage may result in significant power savings.
Further, conventional voltage regulators have slow response times due to the distance between the voltage regulator and the IC. In the event the current transients are too fast for the voltage regulator to respond, decoupling capacitors provide additional power to the IC. Voltage regulators located on the PCB often have response times in the microsecond range. Thus, large decoupling capacitors are placed on the packaging substrate to compensate for slow response times. The large decoupling capacitors occupy a large area. One conventional arrangement includes a bulk capacitor of microFarads and a multi-layer chip capacitor (MLCC) having hundreds of nanoFarads along with the voltage regulator on the PCB. The combination of the bulk capacitor and the MLCC supplies voltage to the IC while the voltage regulator responds to the current transient.
Attempts have been made to place voltage regulators on the ICs. However, voltage regulators include passive components such as inductors and capacitors that are also embedded in the ICs. Passive devices consume a large amount of IC area, which increases manufacturing cost. For example, a IC manufactured using 45 nm technology has a capacitance density of 10 femtoFarads/μm2. At this density a suitable amount of capacitance may consume over 2.5 mm2. Providing inductance to the voltage regulator conventionally uses an on-IC inductor or a discrete inductor mounted on the packaging substrate. In addition to consuming large areas on a IC, conventional on-IC inductors have a low quality factor.
The quality factor, defined by the energy stored in a passive component versus energy dissipated in the passive component, for a passive component embedded in a IC is low. Conventionally, the passive components are manufactured thin to fit in the IC and suffer conductive or magnetic losses that degrade the quality factor.
Additional problems arise when supplying voltage to the ICs of a stacked IC using conventional solutions. Specifically, supplying voltage to the second tier of a stacked IC is conventionally accomplished with wire-bonding. Wire-bonding is completed after assembly of the stacked IC and has a limited connection density based on size of the wire bond. Another conventional solution includes providing the supply voltage to the second tier IC with through silicon vias in the first tier IC. Through silicon vias have a high resistance resulting in voltage drop that further decreases performance and occupy space on the ICs that could otherwise be used active circuitry.
Thus, there is a need for a supplying voltage to a stacked IC that is in close proximity to circuitry of the stacked IC.
According to one aspect of the disclosure, a stacked integrated circuit includes a first semiconductor IC having a first active face, and a first interconnect structure. The stacked integrated circuit also includes a second semiconductor IC stacked on the first semiconductor IC having a second active face appearing opposite the first active face and a second interconnect structure coupled to the first interconnect structure. The second active face receives regulated voltage from a voltage regulator. The stacked integrated circuit further includes an active portion of the voltage regulator in the first semiconductor IC coupled to the first interconnect structure supplying regulated voltage to the first IC.
According to another aspect of the disclosure, a method of manufacturing a voltage regulator of a stacked IC having a first tier IC and a second tier IC mounted on a packaging substrate includes integrating an active portion of a voltage regulator in the first tier IC. The method also includes coupling the active portion of the voltage regulator to at least one passive component at least partially embedded in the packaging substrate. The method further includes coupling active circuitry of the first tier IC to the voltage regulator. The method also includes coupling the second tier IC to the voltage regulator.
According to a further aspect of the disclosure, a method of supplying voltage to a stacked IC mounted on a packaging substrate having a first tier IC and a second tier IC, the method includes providing a supply voltage to an active portion of a voltage regulator integrated in the first tier IC of the stacked. The method also includes passing the supply voltage from the active portion of the voltage regulator to at least one inductor at least partially embedded in the packaging substrate. The method further includes passing the supply voltage from the at least one inductor to at least one capacitor. The method also includes passing the supply voltage from the at least one capacitor to the first tier IC. The method yet also includes passing the supply voltage from the first tier IC to the second tier IC.
According to yet another aspect of the disclosure, a stacked integrated circuit includes a packaging substrate. The stacked integrated circuit also includes a first tier IC having a first interconnect structure coupled to the packaging substrate. The stacked integrated circuit further includes a second tier IC having a second interconnect structure coupled to the first tier IC. The stacked integrated circuit yet also includes a means for regulating voltage integrated in the first tier IC.
The foregoing has outlined rather broadly the features and technical advantages of the present disclosure in order that the detailed description that follows may be better understood. Additional features and advantages will be described hereinafter which form the subject of the claims of the disclosure. It should be appreciated by those skilled in the art that the conception and specific embodiments disclosed may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present disclosure. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the technology of the disclosure as set forth in the appended claims. The novel features which are believed to be characteristic of the disclosure, both as to its organization and method of operation, together with further objects and advantages will be better understood from the following description when considered in connection with the accompanying figures. It is to be expressly understood, however, that each of the figures is provided for the purpose of illustration and description only and is not intended as a definition of the limits of the present disclosure.
For a more complete understanding of the present disclosure, reference is now made to the following description taken in conjunction with the accompanying drawings.
In
Data recorded on the storage medium 204 may specify circuit configurations, pattern data for photolithography masks, or mask pattern data for serial write tools such as electron beam lithography. Providing data on the storage medium 204 facilitates the design of the semiconductor part 210 by decreasing the number of processes for designing circuits and semiconductor ICs.
A voltage regulator 340 is coupled to the PCB 310 through a packaging connection 342. The voltage regulator 340 conventionally couples to discrete passive components such as inductors and capacitors mounted on the PCB 310. Low inductance passes such as traces 344 provide voltage from the voltage regulator 340 to the IC 350 with through silicon vias 324 and through silicon vias 334. The traces 344 are restricted in location on the PCB 310, which also restricts location of the voltage regulator 340. Thus, the distance between the voltage regulator 340 and the IC 350 has a fixed minimum based on the PCB 310.
For the reasons discussed above including: large voltage drop between the voltage regulator and the IC, slow response times due to distance from the IC to the voltage regulator, increased PCB size, the use of large decoupling capacitors, and the use of additional pins on the IC to communicate with the voltage regulator, locating a voltage regulator on the PCB separate from the packaging substrate may not provide sufficient voltages to the IC for proper operation. If the supply voltage drops below an acceptable level, the IC may output incorrect results or stop working completely.
Providing voltage to a second tier IC of a stacked IC from a voltage regulator mounted on a PCB is difficult due to the distance between the voltage regulator and the second tier IC. Through silicon vias located in a first tier conventionally used to couple the second tier IC to the PCB have a high resistance. Thus, the supply voltage is of a lower quality after passing through the high resistance through silicon vias of the first tier IC. Additionally, the number of vias supplying voltage to the second tier IC through the first tier IC creates problems with mounting the first tier IC on the packaging substrate. For example, during assembly when the first tier IC is welded to the packaging substrate, the large number of vias for supplying voltage to the second tier IC decreases assembly throughput and decreases yield.
Further, passing the supply voltage from a voltage regulator on the PCB to ICs of the stacked IC results in a degraded supply voltage because of a large voltage drop between the voltage regulator and ICs of the stacked IC, slow response times due to distance from ICs of the stacked IC to the voltage regulator, increased PCB size, the use of large decoupling capacitors, and the use of additional pins on ICs of the stacked IC to communicate with the voltage regulator. As a result, locating a voltage regulator on the PCB separate from the packaging substrate may not provide sufficient voltages to ICs of the stacked IC for proper operation.
According to one embodiment, an active portion of a voltage regulator is integrated into the IC. The active portion of the voltage regulator includes, for example, transistors and drivers. Locating an active portion of an integrated voltage regulator in the first tier IC reduces the number of packaging connections between the first tier IC and the packaging substrate. The integrated voltage regulator is also closer to the first tier IC and the second tier IC resulting in quicker response times to current transients and smaller decoupling capacitors to filter the output of the voltage regulator. In a stacked IC configuration having the active side of the first tier IC facing the active side of the second tier IC, the active portion of the voltage regulator is in close proximity to circuitry on both the first tier IC and the second tier IC. Furthermore, passive components may be embedded in the packaging substrate to reduce area on the first tier IC occupied by the voltage regulator.
In another embodiment, passive components are embedded in a PCB. Embedding the passive components maintains a short and low inductance path from the voltage regulator to the IC. Further, the voltage regulator control loop bandwidth is increased by higher switching frequency and shortened feedback path between the voltage regulator and the IC. Embedding passive components also reduces IC size by reducing or eliminating discrete passive components of the voltage regulator from the IC itself.
The first tier IC 430 is coupled to the packaging substrate 420. Passive components for the active portion of the voltage regulator 432, such as inductors, are embedded in the packaging substrate 420. An embedded inductance 428 in the packaging substrate 420 is coupled to packaging connections 431 by an electrical path 426. Thus, the embedded inductance 428 is coupled to the active portion of the voltage regulator 432 through the electrical path 426, packaging connections 431, and through silicon vias 434. A decoupling capacitor (not shown) may be similarly embedded in the packaging substrate 420 to provide instantaneous voltage in the case where a current transient exceeds the capability of the active portion of the voltage regulator 432 to provide voltage.
A supply voltage is provided to the active portion of the voltage regulator 432 through interconnects (not shown) in a printed circuit board (PCB) 410. The PCB 410 is coupled to the packaging substrate 420 through a packaging connection 422. An electrical path 424 in the packaging substrate 420 couples the packaging connection 422 to the packaging connection 431. Thus, the supply voltage is passed through the PCB 410, the packaging connection 422, the electrical path 424, the packaging connection 431, and the through silicon vias 434. The electrical path 424, 426 may include vias, through vias, and/or interconnects that form a conductive path in the packaging substrate 420.
The voltage regulator (including the passives) is in close proximity to circuitry (not shown) on the first tier IC 430 and circuitry (not shown) on the second tier IC 440. As a result, voltage drop between the circuitry and the voltage regulator is reduced. For example, the voltage drop may be as small as tens of millivolts. According to one embodiment, the second tier IC 440 is coupled to the active portion of the voltage regulator 432 by the interconnect structure 442. Additionally, a redistribution layer 437 may be deposited on the first tier IC 430 for coupling the second tier IC 440 to the voltage regulator. Alternatively, the redistribution layer 437 may be on the second tier IC 440 for coupling the voltage regulator to the first tier IC 430. The redistribution layer 437 may also distribute the supply voltage to circuitry on the first tier IC 430. According to one embodiment, the redistribution layer 437 is a thick conducting layer, such as aluminum.
Supplying voltage to the second tier IC of a stacked IC from a voltage regulator integrated into the first tier IC using microbumps provides a high density and low resistance path improving quality and stability of the supply voltage for the second tier IC.
In another embodiment, inductance to the active portion of the voltage regulator is provided with through vias in the packaging substrate and optionally in the PCB.
According to one embodiment, the inductance may be outside of the packaging substrate 420. For example, wirebonds (not shown) may couple from the first tier IC 430 to the packaging substrate 420 to provide the inductance. In yet another embodiment (not shown) the inductance results from the wire bonds in addition to the electrical paths 522 and 512/514.
In addition to providing inductance to the active portion of the voltage regulator, an embedded capacitance may be provided to the active portion of the voltage regulator.
The electrical path 426 couples the embedded inductance 428 to the packaging connection 431. Additionally, an electrical path 624 couples the embedded capacitance 626 to the embedded inductance 428. That is, the embedded capacitance 626 is coupled to the active portion of the voltage regulator 432 through the electrical path 624, the electrical path 426, the packaging connection 431, and the through silicon vias 434.
Alternatively, inductance to the active portion of the voltage regulator may be provided with through vias in the packaging substrate.
The embedded capacitance 626 is embedded in the packaging substrate 420 using, for example, embedded die substrate (EDS) technology. The electrical path 624 couples the embedded capacitance 626 to the embedded inductance 720. That is, the embedded capacitance 626 is coupled to the active portion of the voltage regulator 432 through the electrical path 624, the embedded inductance 720, the packaging connection 431, and the through silicon vias 434.
Embedded passives in which through vias provide inductance for a voltage regulator will now be described in further detail.
A voltage regulator with passives embedded in packaging maintains a short and low inductive path from the voltage regulator to the IC. Further, the embedded passive components reduce packaging substrate top side area consumed by passive components.
One advantage to locating the active portion of the voltage regulator in a first tier IC of a stacked IC is reducing a number of through silicon vias manufactured in the first tier IC. The active portion of the voltage regulator when integrated into the first tier IC supplies voltage to the second tier IC through the interconnect structure between the first tier IC and the second tier IC. Thus, a reduced number of through silicon vias in the first tier IC are used for supplying voltage to the second tier IC. That is, few or no through silicon vias in the first tier IC couple the second tier IC to a power supply on the PCB because power is provided by the voltage regulator on the first tier IC. One exemplary arrangement of through silicon vias in a first tier IC of a stacked IC is described with reference to
The through silicon vias 924, 928 may be isolated in portions of the semiconductor IC 920. This may result in a smaller size of the semiconductor IC 920. For example, circuitry on the semiconductor IC 920 is organized to avoid interference from the through silicon vias 924, 928. That is, where there are through silicon vias 924, 928 in the semiconductor IC 920, circuitry is not built. Isolating the through silicon vias 924, 928 to regions of the semiconductor IC 920 reduces design complexity of circuitry on the semiconductor IC 920 allowing higher densities of circuitry. In one embodiment (not shown), the input/output vias 928 are provided around the periphery of the IC 920, instead of in the area 926 shown in
Although the terminology “through silicon via” includes the word silicon, it is noted that through silicon vias are not necessarily constructed in silicon. Rather, the material can be any device substrate material.
Although the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the technology of the disclosure as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Zhu, Zhi, Gonzalez, Jason, Zhang, Junmou, Chua-Eoan, Lew Go, Sweeney, Fifin, Pan, Yuan-cheng Christopher
Patent | Priority | Assignee | Title |
10037938, | Oct 31 2016 | Samsung Electronics Co., Ltd. | Semiconductor packages |
11189581, | Aug 30 2018 | Samsung Electronics Co., Ltd. | Electronic device including semiconductor package including package ball |
11537154, | Dec 09 2020 | Samsung Electronics Co., Ltd. | Mobile devices and methods controlling power in mobile devices |
11863081, | Oct 31 2019 | Dialog Semiconductor (UK) Limited | Integrated voltage regulator with integrated air-core inductor |
Patent | Priority | Assignee | Title |
6777818, | Oct 24 2001 | Intel Corporation | Mechanical support system for a thin package |
6809421, | Dec 02 1996 | Kabushiki Kaisha Toshiba | Multichip semiconductor device, chip therefor and method of formation thereof |
6930381, | Apr 12 2002 | Apple Inc | Wire bonding method and apparatus for integrated circuit |
7378733, | Aug 29 2006 | XILINX, Inc. | Composite flip-chip package with encased components and method of fabricating same |
7435619, | Feb 14 2006 | STATS CHIPPAC PTE LTE | Method of fabricating a 3-D package stacking system |
7667320, | Apr 26 2004 | Intel Corporation | Integrated circuit package with improved power signal connection |
7872356, | May 16 2007 | Qualcomm Incorporated | Die stacking system and method |
8692368, | Sep 02 2009 | Qualcomm Incorporated | Integrated voltage regulator method with embedded passive device(s) |
8812879, | Dec 30 2009 | INTERNATIONAL BUSINESS MACHINES CORPORATEION | Processor voltage regulation |
20060063312, | |||
20060071649, | |||
20060071650, | |||
20060180342, | |||
20070010065, | |||
20070013080, | |||
20070045875, | |||
20070114651, | |||
20070262132, | |||
20080001698, | |||
20080002380, | |||
20080169896, | |||
20090096289, | |||
20090309234, | |||
20090315167, | |||
20090322414, | |||
20100033236, | |||
20100148344, | |||
20110050334, | |||
20110215863, | |||
20110317387, | |||
CN101031862, | |||
EP1610599, | |||
EP1761118, | |||
EP2018092, | |||
JP2002368428, | |||
JP2003123472, | |||
JP2005183890, | |||
JP2005223226, | |||
JP2008515202, | |||
JP2010507225, | |||
JP2012502476, | |||
JP4211191, | |||
KR19970009676, | |||
WO2006039254, | |||
WO2008003008, | |||
WO2008144573, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 04 2015 | Qualcomm Incorporated | (assignment on the face of the patent) | / | |||
May 19 2015 | SWEENEY, FIFIN | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035993 | /0715 | |
May 20 2015 | GONZALEZ, JASON | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035993 | /0715 | |
May 22 2015 | PAN, YUAN-CHENG CHRISTOPHER | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035993 | /0715 | |
Jun 04 2015 | ZHU, ZHI | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035993 | /0715 | |
Jun 04 2015 | ZHANG, JUNMOU | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035993 | /0715 | |
Jun 24 2015 | CHUA-EOAN, LEW GO | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035993 | /0715 |
Date | Maintenance Fee Events |
Oct 22 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 12 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
May 24 2019 | 4 years fee payment window open |
Nov 24 2019 | 6 months grace period start (w surcharge) |
May 24 2020 | patent expiry (for year 4) |
May 24 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 24 2023 | 8 years fee payment window open |
Nov 24 2023 | 6 months grace period start (w surcharge) |
May 24 2024 | patent expiry (for year 8) |
May 24 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 24 2027 | 12 years fee payment window open |
Nov 24 2027 | 6 months grace period start (w surcharge) |
May 24 2028 | patent expiry (for year 12) |
May 24 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |