A memory, a system and a method for controlling dynamic burst length control data can generate clocks for both an upstream counter and a downstream counter by using substantially the same latency delayed received command indications. A downstream clock generation circuit generates a clock signal from a received command indication delayed by both a delay locked loop and latency delays stored in latency control circuits. An upstream clock generation circuit generates a clock signal from the received command indication delayed by the delay locked loop and capture indications from the latency control circuits.

Patent
   9373371
Priority
Apr 22 2013
Filed
Nov 03 2014
Issued
Jun 21 2016
Expiry
Apr 22 2033

TERM.DISCL.
Assg.orig
Entity
Large
0
6
currently ok
1. An apparatus comprising:
a command decoder configured to receive command information and produce a command indication in response to the command information;
a holding circuit configured to capture and output a control signal at an output node in response to the command indication; and
a plurality of latch circuits coupled in common to the output node of the holding circuit, each of the latch circuits being configured to latch the control signal in response to an assertion of an associated one of first enable signals, the first enable signals being asserted exclusively.
9. An apparatus comprising:
a plurality of latch circuits coupled in parallel to each other between first and second circuit nodes;
a command decoder configured to receive command information and produce a command indication in response to the command information;
a holding circuit configured to capture and output a control signal to the first circuit node in response to the command indication;
a control circuit configured to receive the command indication and produce first and second signals in response to the command indication, the first and second signals being different in phase from each other;
a first circuit coupled to the latch circuits and configured to respond to the first signal to produce a plurality of input control signals each of which is applied to a different one of the latch circuits, each of the input control signals indicating, when activated, that an associating latch circuit is enable to capture the control signal on the first node; and
a second circuit coupled to the latch circuits and configured to respond to the second signal to produce a plurality of output control signals each of which is applied to a different one of the latch circuits, each of the output control signal indicating, when activated, that a corresponding latch circuit is enable to output the control signal to the second node.
2. The apparatus as claimed in claim 1, wherein each of the latch circuits being configured to output a signal latched therein in response to an associated one of second enable signals, the second enable signal being asserted exclusively.
3. The apparatus as claimed in claim 2, further comprising a control circuit configured to receive the command indication and produce first and second signals in response to the command indication, the first and second signals being different in phase from each other, the first enable signals being asserted exclusively in response to the first signal, and the second enable signal being asserted exclusively in response to the second signal.
4. The apparatus as claimed in claim 3, wherein the first signal leads in phase with respect to the second signal.
5. The apparatus as claimed in claim 3, wherein the control circuit is configured to produce the first and second signals by delaying the command indication.
6. The apparatus as claimed in claim 3, wherein the control circuit comprises;
a delay line configured to receive the command indication and produce the first signal, and
a latency control circuit configured to receive the first signal and produce the second signal.
7. The apparatus as claimed in claim 1, wherein the control signal is generated in response to control information accompanied by the command, and one of the first enable signals is asserted after generation of the control signal.
8. The apparatus as claimed in claim 2, wherein the control signal is generated in response to control information accompanied by the command, one of the first enable signals being asserted after generation of the control signal, and one of the second enable signals being asserted after assertion of the one of the first enable signals.
10. The apparatus as claimed in claim 9, wherein the first signal leads in phase with respect to the second signal.
11. The apparatus as claimed in claim 9, wherein the control circuit is configured to produce the first and second signals by delaying the command indication.
12. The apparatus as claimed in claim 9, wherein the control circuit includes;
a delay line configured to receive the command indication and provide the first signal, and
a latency control circuit configured to receive the first signal and produce the second signal.
13. The apparatus as claimed in claim 12, further comprising a delay locked loop (DLL) circuit coupled to the delay line and configured to supply the delay line with delay information to set a delay amount of the delay line.
14. The apparatus as claimed in claim 12, further comprising a DLL circuit computed to the latency control circuit and configured to supply the latency circuit with a clock signal and closed-loop delay information so that the latency control circuit produces the second signal in response to the clock signal and the closed-loop delay information.
15. The apparatus as claimed in claim 12, wherein the latency control circuit is configured to produce a third signal in response to an input of the first signal thereinto, and the first circuit is configured to produce the input control signals in response further to the third signal.
16. The apparatus as claimed in claim 9, wherein the first circuit is configured to selectively activate one of the input control signals and change an activated one of the input control signals in response to the first signal.
17. The apparatus as claimed in claim 9, wherein the second circuit is configured to selectively activate one of the output control signals and change an activated one of the output control signals in response to the second signal.
18. The apparatus as claimed in claim 9, wherein the control signal includes burst length control data.
19. The apparatus as claimed in claim 9, further comprising;
a plurality of memory cells;
an input and output circuitry coupled to the memory cells and configured to output read data that are read out from ones of the memory cells at burst length designated by the control signal when the command information indicates a read operation.
20. The apparatus as claimed in claim 9, further comprising;
a plurality of memory cells;
an input and output circuitry coupled to the memory cells and configured to apply write data at burst length designated by the control signal when the command information indicates a write operation.

This application is a continuation of U.S. application Ser. No. 13/867,544, filed Apr. 22, 2013, which is incorporated herein by reference in its entirety.

The present embodiments relate generally to memory and a particular embodiment relates to dynamic burst length output control in a memory.

Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic devices. There are many different types of memory including non-volatile (e.g., flash) memory, random-access memory (RAM), read only memory (ROM), dynamic random access memory (DRAM), and synchronous dynamic random access memory (SDRAM).

An SDRAM can output data in bursts of data that are synchronized with a clock signal. In other words, a certain number of memory cells are accessed and their read data are output in one burst. The length of the data burst can be controlled by programming the burst length to the memory device. The burst length can typically be updated dynamically such that burst length control data from a controller instructs the memory device to output read data in a certain burst length.

FIG. 1 illustrates a schematic diagram of a typical prior art circuit for burst length control in a memory device. The circuit can include a command decoder 100 that receives a command from a controller. The command decoder 100 can decode the type of command that was received (e.g., read, write) and output an indication (e.g., RD, WR) of the command type. An OR gate 101 coupled to the output indications can generate a toggle signal that is input to the clock input of an upstream counter 102. The upstream counter 102 can generate a counter output that changes based on the toggle signal input. Only one of the counter outputs is logically high at any one time. The toggle signal input changes which of these outputs goes to a logical high.

The outputs of the upstream counter 102 are each coupled to a different one of a number of latches 103-106. The inputs of each latch 103-106 are coupled to an address signal bit (e.g., A12). The A12 signal is latched into whichever latch 103-106 has a logical high, from the downstream counter 102, coupled to its latch control input (e.g., LAT). The A12 signal can be used by the controller to set the burst length of the memory device.

The latched A12 signal can then be output through an inverter 140 as a BL4ON signal. The BL4ON signal, is a logical high when the burst length is chosen as a burst length of four. The BL4ON signal is a logical low when the burst length is chosen as a burst length of eight.

The particular latch chosen to output its stored data is chosen by a particular output enable signal from a downstream counter 110. The downstream counter 110 is clocked by support circuitry 130 that includes a delay locked loop (DLL) 132 having shift register outputs coupled to a delay line 131 and a DLL output clock coupled to a pair of registers 134, 135. The DLL shift register outputs provide the delay line 131 with the same delay as that being set by the DLL 132. Thus, the delay in the output of the delay line 131 can match the clock delay present in the DLL clock.

The support circuitry 130 further includes a buffer 133 that is controlled by a signal that instructs the buffer 133 whether the signal coupled to the input of the delay line 131 and, thus, to the input of the buffer 133, is a read or write signal. A write signal is output to the write column address strobe latency register (CWL). A read signal is output to the read column address strobe latency (CL) register. The outputs of these registers 134, 135 are input to a logic gate (e.g., NAND) that then clocks the downstream counter 110.

In order to prevent data from being output from the memory device prematurely (e.g., prior to expiration of the CL), the support logic 130 is responsible for taking into account the column address strobe latency prior to allowing the latched A12 signal to be output. Thus, the decoded read or write control signal is input to the support circuitry 130, delayed by the read or write column address strobe latency, then output to clock the downstream counter 110 to enable the next latch 103-106 to output its stored A12 signal.

A problem can result if there is voltage spike on one of the RD or WR signals, if one of the RD or WR signals arrive prior to the DLL achieving a lock, or one of the RD or WR signals being generated prior to the DLL clock being generated. In any of these cases, one of the upstream 102 or downstream counters 110 can get out of synchronization with the other. Once unsynchronized, the latches 103-106 can output the wrong latched A12 signal for controlling the burst length.

FIG. 1 illustrates a schematic diagram of a typical prior art circuit for generating a burst length control signal.

FIGS. 2A and 2B illustrate a schematic diagram of an embodiment of a circuit for generating a dynamic burst length control signal.

FIG. 3 illustrates a timing diagram in accordance with the embodiment of FIGS. 2A and 2B.

FIG. 4 illustrates a schematic diagram of an embodiment of a memory device.

FIG. 5 illustrates a block diagram of an embodiment of a system.

In the following detailed description, reference is made to the accompanying drawings that form a part hereof and in which is shown, by way of illustration, specific embodiments. In the drawings, like numerals describe substantially similar components throughout the several views. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense.

FIGS. 2A and 2B illustrate a schematic diagram of an embodiment of a circuit 290 for generating a dynamic burst length control signal. The illustrated embodiment uses a burst length control data storage circuit 200 to hold received burst length control data (e.g., A12, burst length control bit) of a currently received command. The burst length control data is stored until the next read or write command is received. The burst length control data storage circuit 200 also generates an upstream counter clock signal that is synchronized with a downstream counter clock signal by generating both clocks from the control signals that are in the same DLL CLK domain.

In one embodiment, an address bit from an address received with a received command (e.g., read, write) can be used as the burst length control data. This address bit can be A12 or some other address bit from the currently received address. In other embodiments, more than one address bit can be used or burst length control data that is different from the received address might be used.

The circuit 290 of FIGS. 2A and 2B include a command decoder 201 having two outputs coupled to a logic gate 203 (e.g., OR). The command decoder 201 receives a command and determines the type of command received (e.g., read, write). If the received command is a read command, the command decoder 201 generates a command indication on the RD output (e.g., a logical high). If the received command is a write command, the command decoder 201 generates a command indication on the WR output (e.g., a logical high). The logical gate 203 (e.g., OR) can output an indication signal (e.g., COL) in a first state (e.g., logical high) when either command indication shows that a command has been received and decoded.

An upstream counter 204 can include circuitry, such as a plurality of flip-flops 260-265, that can be coupled to and clocked by a signal from the burst length control data storage circuit 200. The output of each flip flop 260-265 can be coupled to a latch input of a different associated one of a plurality of latches 210-215 (e.g., D flip-flops). Thus, when a particular output of the upstream counter 204 (e.g., from a flip-flop 260-265) transitions to a first state (e.g., logical high), data that is at an input of an associated latch 210-215 is latched into that associated latch 210-215. For example, if the first flip-flop 260 outputs a logical high signal, data that is present at the input of the associated first latch 210 can be latched into that latch.

In the illustrated embodiment, the inputs to the plurality of latches 210-215 are all coupled to an output of the burst length control data storage circuit 200. This circuit 200 can provide the data to the inputs of the latches 210-215 at the appropriate time, as discussed subsequently.

The upstream counter 204 powers up and/or resets to a particular state. In one embodiment, this state is that the left most flip-flop 260 has a logically high output while the remaining flip-flops 261-265 have a logically low output. Alternate embodiments might reverse this logic. During operation, as the upstream counter 204 is clocked, only one of these flip-flops 260-265 has a logically high output at any one particular time. That logical high output state moves sequentially through the series of flip-flops 260-265. Thus, the data input to the latches 210-215, that are output from the burst length control data circuit 200, can then be latched into only one latch at that particular time for each received command. Since the upstream counter output can be a logical high state moving sequentially through the flip-flops 260-265, as each command is received with new burst length control data (e.g., control bit), each new burst length control bit is stored in a different one of the latches 210-215 in sequential fashion in response to its latch input from the upstream counter 204.

The outputs of all of the latches 210-215 can be coupled to a logical gate 216 (e.g., inverter) that can invert the output of an enabled latch 210-215. The output of the logical gate 216 is coupled to an output enable signal generation circuit 217. The output enable signal generation circuit 217 can be configured to generate a signal to the DQ circuitry (e.g., output circuitry) that enables the DQ circuitry to output a particular data burst length in response to the received burst length control data (e.g., A12, burst length control bit).

In one embodiment, if the burst length signal BL from the logical gate 216 is a logical high signal, the DQ circuitry can be enabled by the output enable signal for a burst length of four. If the burst length signal BL from the logical gate 216 is a logical low signal, the DQ circuitry can be enabled by the output enable signal for a burst length of eight. In one embodiment, the output enable signal transitions to a logically high state for the duration of the determined burst length. The logical states of the burst length signal BL and the output enable signal are for purposes of illustration only as an alternate embodiment can use an opposite logical state.

A downstream counter 205 can include circuitry, such as a plurality of flip-flops 270-275, that can be coupled to and clocked by a signal from a column address strobe (CAS) latency CL control circuit 240. The output of each flip-flop 270-275 can be coupled to an output enable input of a different associated one of the plurality of latches 210-215. Thus, when a particular output of the downstream counter 205 (e.g., from a flip-flop 270-275) transitions to a first state (e.g., logical high), data that is stored in the associated latch 210-215 is output to the logic gate 216 and the output enable generation circuit 217. For example, if the first flip-flop 270 outputs a logical high, data that is stored in the associated latch 210 can be output to the logical gate 216.

The downstream counter 205 powers up and/or resets to a particular state. In one embodiment, this state is that the left most flip-flop 270 has a logically high output while the remaining flip-flops 271-275 have a logically low output. Alternate embodiments might reverse this logic. During operation, as the downstream counter 205 is clocked, only one of these flip-flops 270-275 has a logically high output at any one particular time. Thus, only one of the latches 210-215 can output data at that particular time. Since the downstream counter output can be a logical high output state moving sequentially through the flip-flops 270-275, as each command is received with new burst length control data (e.g., control bit), each previous burst length control bit that was stored in a different one of the latches 210-215 can be output in sequential fashion in response to its output enable from the downstream counter 205.

Memory devices (e.g., DRAM) typically have an associated CAS latency (CL). The CL is a time delay between a time at which a memory controller instructs the memory device to access a memory cell on a particular memory column in the memory device and the time the data from the memory cell is available at the memory device's output pins. This delay can be caused by delays in the access command actually reaching the memory cell through various circuits, the time for the accessed data to reach the output pins through various circuits, clock stability and speed, supply voltage, temperature, as well as other factors. In a synchronous memory embodiment, the CL can be specified in clock cycles.

The CL control circuit 240 receives a clock signal CLK and the output signal COL from the decoded command logic gate 203 and, using a particular read or write latency, generates the clocking signal that is coupled to the downstream counter 205. The illustrated components of this circuit 240 are for purposes of illustration only as the function performed by this circuit 240 can be achieved with other circuit architectures.

The CL control circuit 240 includes a delay locked loop (DLL) 241 coupled to the input clock signal CLK. The DLL 241 can be used to change the phase of the clock signal CLK and, thus, cause a negative delay to be imparted to the clock signal CLK. In one embodiment, the DLL may include a delay chain of many delay gates (e.g., delay elements) connected in series, the first of which being connected to the clock signal to be delayed. A shift register in the DLL 241 can set a number of delay elements that are used to achieve a DLL lock. The amount of delay elements used can be defined by the shift register based on the clock signal frequency, supply voltage, and/or temperature. The output of the DLL 241 is the resulting clock signal DLL CLK (e.g., a delayed version of the input clock signal CLK) as well as a plurality of control outputs.

A delay line 242 has an input coupled to the COL signal. The delay line 242 also has inputs coupled to the control outputs from the DLL 241. Since the COL signal should be delayed by the same amount as the input clock signal CLK in order to reach subsequent circuitry (e.g., 243-245) at substantially the same time, the delay line 242 receives control inputs from shift registers of the DLL 241 in order to set a particular number of delay elements used in the delay line 242. Thus, the resulting output of the delay line 242 imparts substantially the same delay on the COL signal as the DLL 241 imparts on the input clock signal CLK.

The output of the delay line 242 is coupled to a switching circuit 243 that outputs one of a WR DLL signal or a RD DLL signal as chosen by a RDORWR select signal. The RDORWR select signal is generated from the RD and WR indications of the command decoder 201 outputs. While the RD and WR indications can be one clock pulse in width, the RDORWR select signal can be a latched signal that stays in its initial state until changed. As an example of operation, when RD goes to a logical high state, RDORWR goes high and stays high until WR goes to a logical high state. Once WR goes to the logical high state, RDORWR goes to a logical low state until RD goes back high again.

Since the received command was decoded to generate the RD or WR signals, depending on what command was decoded, the COL signal (as delayed by the delay line 242) contains one of the RD or WR indications. Thus, the RDORWR select signal can be used to split these signals out again. The generated WR DLL or RD DLL signals are the same WR or RD indications from the command decoder 201 with the imparted negative delay, as determined by the DLL 242. Thus, the WR indication is now the WR DLL signal and the RD indication is now the RD DLL signal.

The switching circuit 243 is coupled to a pair of latency control circuits 244, 245. The RD DLL signal is input to a CL-N latency control circuit 244 while the WR DLL signal is input to a CWL-N latency control circuit 245.

As previously discussed, memory devices can include a CAS latency CL. The CL for a write command can be different than the CL for a read command. Thus, these time periods are subsequently distinguished as CWL for the write latency and CL for the read latency. These latency times CL, CWL are stored in their respective control circuits along with “N” data from the DLL 241. Thus, the CWL-N latency control circuit 245 subtracts the N value from the CWL value to generate the delay imparted by the CWL-N latency control circuit 245 on the WR DLL signal. The CL-N latency control circuit 244 subtracts the N value from the CL value to generate the delay imparted by the CL-N latency control circuit 244 on the RD DLL signal.

The N data generated by the DLL 241 is closed-loop delay information that can be calculated by the DLL 241 during its locking operation. The DLL's closed-loop delay can be the same as the input clock signal's minimum forward path delay from the external clock signal CLK to the DQ circuitry.

Each latency control circuit 244, 245 can be responsible for generating delayed versions of the received command. For example, the CL-N latency control circuit 244 delays the RD DLL signal by the read latency CL minus the N data from the DLL 241. Similarly, the CWL-N latency control circuit 245 delays the WR DLL signal by the write latency CWL minus the N data from the DLL 241. The output of the read CL-N latency control circuit 244 is the MRDF signal while the output of the write CWL-N latency control circuit 245 is the MWRF signal.

The outputs of the latency control circuits 244, 245 are coupled to the inputs of a logical gate (e.g., NAND) to be logically combined. The output of this logical gate 246 DCLOCK can be used to clock the downstream counter 205 as previously discussed. The output enable signal generation circuit 217 is also synchronized to the DCLOCK signal from the CL control circuit 240.

The latency control circuits 244, 245 can also generate additional signals, WR CAP and RD CAP, that can be used by the burst length control data circuit 200. The CL-N latency circuit 244 generates the RD CAP signal at the moment that the DLL CLK signal clocks the RD DLL signal into the CL-N latency circuit 244. The CWL-N latency circuit 245 generates the WR CAP signal at the moment that the DLL CLK signal clocks the WR DLL signal into the CWL-N latency circuit 245. The WR CAP and RD CAP can be referred to as latency delayed command capture indications or signals.

The burst length control data circuit 200 includes a write command pulse generator 250 coupled to the WR DLL output of the switching circuit 243. A read command pulse generator 251 is coupled to the RD DLL output of the switching circuit 243. The pulse generators 250, 251 generate a pulse in response to a transition of its respective input signal WR DLL, RD DLL. In one embodiment, each pulse generator 250, 251 generates a positive going pulse on the falling edge of its respective input signal WR DLL, RD DLL.

The output of the write command pulse generator 250 is logically combined (e.g., logically ANDed) with the WR CAP signal from the CWL-N latency circuit 245. The output of the read command pulse generator 251 is logically combined (e.g., logically ANDed) with the RD CAP signal from the CL-N latency circuit 244. The outputs of the logic gates 252, 253 are coupled to another logic gate 254 (e.g., OR) to be logically combined as an output UCLOCK to clock the upstream counter 204.

The burst length control circuit 200 also includes a latch 255 (e.g., D flip-flop) that has a clock input coupled to the output of the command decoder logic gate 203. The input of the latch 255 is coupled to the burst length control data (e.g., A12, burst length control bit). Thus, received burst length control data can be latched by one of the RD or WR indications from the logic gate 203 and remains latched until the next received command to be decoded. If the burst length control data comprises more than one bit, additional latches can be used. The output of the latch 255 can be coupled to the inputs of all of the latches 210-215 in order to supply the latched burst length control data to these latches.

The WR CAP and RD CAP signals can be used instead of the related MWRF and MRDF signals due to the WR CAP and RD CAP signals occurring earlier than the MWRF and MRDF signals (due to timing within the CL-N and CWL-N latency circuits 244, 245). Since the burst length control data (e.g., A12, burst length control bit), that is latched into the latch 255 of the burst length control circuit 200, can be replaced with new data when a new command has been received and decoded, the UCLOCK signal should clock the upstream counter 204 while the current burst length control data is latched.

FIG. 3 illustrates a timing diagram of one embodiment of the operation of FIGS. 2A and 2B. The signals illustrated in FIG. 3 are for a possible read operation. The signals for a write operation may be substantially similar except for being on the write lines (e.g., WR, WR DLL, MWRF, WRALT) of the schematic diagram. The signals illustrated in FIG. 3 are for only one possible implementation of the present embodiment. Alternate embodiments might use different logic so that the implemented signals could have inverse logic states from those illustrated.

The timing diagram shows a positive pulse an indication of a decoded read signal RD. This pulse is used in the latency CL control circuitry 240 to generate the RD DLL signal that is shown as a delayed positive pulse. When the RD DLL signal is captured in the CL-N latency circuit 244, the RD CAP signal goes to a high state. A positive pulse is generated in response to the RD DLL signal pulse and logically combined (logically AND'ed) with the RD CAP signal to generate the positive RD ALT pulse. The UCLOCK plus is then generated in response to the RD ALT pulse and is used to clock the upstream counter 204.

FIG. 4 illustrates a block diagram of an embodiment of a memory device (e.g., DRAM) that can incorporate the circuit for generating a dynamic burst length control signal of FIGS. 2A and 2B. The device comprises a plurality of memory cells 400, each memory cell 400 being coupled between an access line (e.g., word line) 403 and a digit line 404.

The digit lines 404 are coupled to sense amplifiers/drivers 405 that can sense the states of the memory cells 400. The sensing can occur through sense amplifiers when the memory cell capacitors are coupled to the digit lines through their respective enabled control transistor.

A row decoder 406 is coupled to the word lines 403 to generate the word line signals in response to a row address from a controller. A column decoder 407 is coupled to the sense amplifiers/drivers 405 and generates a column address through drivers onto the digit lines 404 in response to a column address from the controller. The column decoder 407 also outputs the sensed states from the memory cells 400 as well as accepts the data to be stored in the memory cells 400.

The outputs from the column decoder 407 are input to the input/output (I/O) circuitry 410. The I/O circuitry 410 can include the DQ circuitry as well as the controlling circuitry that enables the output of certain burst lengths of data in response to the burst length control circuit 290 as described previously.

FIG. 5 illustrates a block diagram of an embodiment of a system in accordance with the embodiment of FIGS. 2 and 3. The system can include a controller 501 (e.g., control circuitry, microprocessor) coupled to a memory array 500 over address, control, and data buses. In one embodiment, the controller 501 and memory array 500 are part of the same DRAM device. In an alternate embodiment, the memory array 500 is part of a memory device and the controller 501 is a separate integrated circuit.

One or more embodiments provide clocking for both upstream and downstream counters that are based on the same delays. Both the upstream and downstream counter clocks can be generated, and synchronized, in response to the control signals that are in the same DLL CLK domain. Thus, the synchronization of the burst length control data latching with the burst length control data output enable may be improved.

Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention.

Kwak, Jongtae

Patent Priority Assignee Title
Patent Priority Assignee Title
5920511, Dec 22 1997 Samsung Electronics High-speed data input circuit for a synchronous memory device
7787310, Feb 21 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Circuits, devices, systems, and methods of operation for capturing data signals
8030981, Dec 30 2008 Hynix Semiconductor Inc. Latency signal generating circuit and semconductor device having the same
8879337, Apr 22 2013 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Dynamic burst length output control in a memory
20110068844,
20140313837,
//////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 03 2014Micron Technology, Inc.(assignment on the face of the patent)
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST 0430790001 pdf
Apr 26 2016Micron Technology, IncMORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0389540001 pdf
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0386690001 pdf
Jun 29 2018U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0472430001 pdf
Jul 03 2018MICRON SEMICONDUCTOR PRODUCTS, INC JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 03 2018Micron Technology, IncJPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMICRON SEMICONDUCTOR PRODUCTS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0509370001 pdf
Date Maintenance Fee Events
Jul 07 2016ASPN: Payor Number Assigned.
Dec 19 2019M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Dec 12 2023M1552: Payment of Maintenance Fee, 8th Year, Large Entity.


Date Maintenance Schedule
Jun 21 20194 years fee payment window open
Dec 21 20196 months grace period start (w surcharge)
Jun 21 2020patent expiry (for year 4)
Jun 21 20222 years to revive unintentionally abandoned end. (for year 4)
Jun 21 20238 years fee payment window open
Dec 21 20236 months grace period start (w surcharge)
Jun 21 2024patent expiry (for year 8)
Jun 21 20262 years to revive unintentionally abandoned end. (for year 8)
Jun 21 202712 years fee payment window open
Dec 21 20276 months grace period start (w surcharge)
Jun 21 2028patent expiry (for year 12)
Jun 21 20302 years to revive unintentionally abandoned end. (for year 12)