An apparatus including: a current source configured to generate current; a switching current source circuit coupled to the current source and a first bias node to allow the current to flow through the switching current source circuit into the first bias node; a first bias circuit configured to receive a first control signal from a phase detector, the first bias circuit configured to mirror the current flowing through the switching current source circuit in response to the first control signal; a second bias circuit coupled to the first bias circuit at an output node and a second bias node, the second bias circuit configured to receive a second control signal from the phase detector; and a transconductance amplifier configured to receive a feedback signal from the output node and generate an output current to control the second biasing node.
|
1. An apparatus comprising:
a current source configured to generate current;
a switching current source circuit coupled to the current source and a first bias node to allow the current to flow through the switching current source circuit into the first bias node;
a first bias circuit configured to receive a first control signal from a phase detector, the first bias circuit configured to mirror the current flowing through the switching current source circuit in response to the first control signal;
a second bias circuit coupled to the first bias circuit at an output node and a second bias node, the second bias circuit configured to receive a second control signal from the phase detector; and
a transconductance amplifier configured to receive a feedback signal from the output node and generate an output current to control the second biasing node.
14. An apparatus, comprising:
a current source configured to generate current;
a switching current source circuit coupled to the current source and a first bias node to allow the current to flow through the switching current source circuit into the first bias node;
a first bias circuit configured to receive a first control signal from a phase detector, the first bias circuit configured to mirror the current flowing through the switching current source circuit in response to the first control signal;
a second bias circuit coupled to the first bias circuit at an output node and a second bias node, the second bias circuit configured to receive a second control signal from the phase detector; and
a unity gain buffer having a positive input terminal, a negative input terminal, and an output terminal, the positive input terminal configured to receive an input signal, the negative input terminal coupled to the output terminal,
wherein the output terminal is coupled to the output node, the first bias circuit and the second bias circuit.
19. A phase-locked loop, comprising:
a phase detector configured to receive a reference signal and a divider output signal and output a control signal and a complementary control signal;
a charge pump comprising:
a current source configured to generate current;
a switching current source circuit coupled to the current source and a first bias node to allow the current to flow through the switching current source circuit into the first bias node;
a first bias circuit configured to receive a first control signal from a phase detector, the first bias circuit configured to mirror the current flowing through the switching current source circuit in response to the first control signal;
a second bias circuit coupled to the first bias circuit at an output node and a second bias node, the second bias circuit configured to receive a second control signal from the phase detector;
a transconductance amplifier configured to receive a feedback signal from the output node and generate an output current to control the second biasing node;
a low pass filter configured to receive the current pulse train signal and output a control voltage;
a voltage controlled oscillator configured to receive the control voltage and output a corresponding frequency signal; and
a frequency divider configured receive the corresponding frequency signal and output the divider output signal for feedback to the phase detector.
3. The apparatus of
4. The apparatus of
5. The apparatus of
6. The apparatus of
7. The apparatus of
8. The apparatus of
9. The apparatus of
10. The apparatus of
11. The apparatus of
12. The apparatus of
13. The apparatus of
15. The apparatus of
16. The apparatus of
17. The apparatus of
18. The apparatus of
20. The phase-locked loop of
|
1. Field
This invention relates generally to charge pump, and more specifically, to a self-biased charge pump for a phase-locked loop.
2. Background
A phase-locked loop (PLL) is a control system that generates an output signal whose phase is related to the phase of an input signal. The PLL is widely used in radio, telecommunications, computers and other electronic applications. They can be used to demodulate a signal, recover a signal from a noisy communication channel, generate a stable frequency at multiples of an input frequency, or distribute precisely timed clock pulses in digital logic circuits such as microprocessors.
The PLL may include a phase detector, a charge pump, a loop filter, a voltage-controlled oscillator (VCO), and a frequency divider. The VCO generates an output signal. The phase detector receives an input signal, compares the phase of the VCO-generated output signal with the phase of the input signal, and adjusts the VCO to keep the phases matched. The output of the phase detector also acts as a current source to pump current into and out of the loop filter by sending UP and DN signals to the charge pump to turn the charge pump on and off periodically. Since UP/DN current matching in a charge-pump is important to reduce noise and spur, the charge pump uses a replica bias branch for each of the UP circuit and the DN circuit. However, the replica bias branches add additional noise on the charge pump.
The present disclosure provides for removing the replica bias branches, and using the main branch to calibrate the UP/DN current during off state.
In one embodiment, an apparatus is disclosed. The apparatus includes: a current source configured to generate current; a switching current source circuit coupled to the current source and a first bias node to allow the current to flow through the switching current source circuit into the first bias node; a first bias circuit configured to receive a first control signal from a phase detector, the first bias circuit configured to mirror the current flowing through the switching current source circuit in response to the first control signal; a second bias circuit coupled to the first bias circuit at an output node and a second bias node, the second bias circuit configured to receive a second control signal from the phase detector; and a transconductance amplifier configured to receive a feedback signal from the output node and generate an output current to control the second biasing node.
In another embodiment, an apparatus is disclosed. The apparatus includes: a current source configured to generate current; a switching current source circuit coupled to the current source and a first bias node to allow the current to flow through the switching current source circuit into the first bias node; a first bias circuit configured to receive a first control signal from a phase detector, the first bias circuit configured to mirror the current flowing through the switching current source circuit in response to the first control signal; a second bias circuit coupled to the first bias circuit at an output node and a second bias node, the second bias circuit configured to receive a second control signal from the phase detector; and a unity gain buffer having a positive input terminal, a negative input terminal, and an output terminal, the positive input terminal configured to receive an input signal, the negative input terminal coupled to the output terminal, wherein the output terminal is coupled to the output node, the first bias circuit and the second bias circuit.
In another embodiment, a phase-locked loop is disclosed. phase-locked loop includes: a phase detector configured to receive a reference signal and a divider output signal and output a control signal and a complementary control signal; a charge pump including: a current source configured to generate current; a switching current source circuit coupled to the current source and a first bias node to allow the current to flow through the switching current source circuit into the first bias node; a first bias circuit configured to receive a first control signal from a phase detector, the first bias circuit configured to mirror the current flowing through the switching current source circuit in response to the first control signal; a second bias circuit coupled to the first bias circuit at an output node and a second bias node, the second bias circuit configured to receive a second control signal from the phase detector; a transconductance amplifier configured to receive a feedback signal from the output node and generate an output current to control the second biasing node; a low pass filter configured to receive the current pulse train signal and output a control voltage; a voltage controlled oscillator configured to receive the control voltage and output a corresponding frequency signal; and a frequency divider configured receive the corresponding frequency signal and output the divider output signal for feedback to the phase detector.
Other features and advantages of the present disclosure should be apparent from the present description which illustrates, by way of example, aspects of the present invention.
The details of the present disclosure, both as to its structure and operation, may be gleaned in part by study of the appended further drawings, in which like reference numerals refer to like parts, and in which:
Certain embodiments as described herein provide for removing the replica bias branches, and using the main branch to calibrate the UP/DN current during off state. Since the charge pump is turned on for a very short period of time due to a small phase error when the PLL is locked, the remaining time can be used by the main branch to calibrate the current. Since the main branch is used for the current calibration, there is no matching concern between the replica and main branches. The current matching is only determined by the loop gain. Further, the use of the main branch to calibrate the current results in the reduction of the low frequency noise of the main branch, which enables the use of smaller-sized transistors. The detailed description set forth below is intended as a description of exemplary designs of the present disclosure and is not intended to represent the only designs in which the present disclosure can be practiced. The term “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other designs. The detailed description includes specific details for the purpose of providing a thorough understanding of the exemplary designs of the present disclosure. It will be apparent to those skilled in the art that the exemplary designs described herein may be practiced without these specific details. In some instances, well-known structures and devices are shown in block diagram form in order to avoid obscuring the novelty of the exemplary designs presented herein.
The DN current mirror circuit 240 includes a DN bias circuit 242, a DN switching current circuit 244, and a capacitor 246. The DN bias circuit 242 further includes an n-channel mirror transistor 250 and an n-channel switch transistor 252. The gate terminal of the mirror transistor 250 is coupled to a DN bias node 256. The gate terminal of the switch transistor 252 is controlled by the DN signal. The mirror transistor 250 and the mirror transistor 254 of the DN switching current circuit 244 form a current mirror. When the switch transistor 252 is turned on, the current flowing from supply node 272, through current source 228, and through the DN switching current circuit 244, is mirrored onto the DN bias circuit 242 and current IDN flows from the output node 270 through the DN bias circuit 242 and to the ground node 274.
The DN replica bias circuit 260 further includes a first n-channel transistor 262 and a second n-channel transistor 264. Transistors 262, 264 form a replica bias circuit because their geometries and layout are substantially identical to the transistors of the DN bias circuit 242. Thus, the first transistor 262 has identical width and length dimensions as the mirror transistor 250, and the second transistor (or switch transistor) 264 has identical width and length dimensions as switch transistor 252. The gate terminal of the first transistor 262 is coupled to the bias node 256 of the current mirror circuit 240. The gate terminal of the second transistor 264 is controlled by the signal DNB, which is a complementary signal to the signal DN. When the signal DNB is asserted high and the voltage at bias node 256 is sufficient to turn on the first transistor 262, a replica current 266 flows from supply node 272, through the first transistor 262, through the second transistor 264 and to the ground node 274.
The UP current mirror circuit 210 includes an UP bias circuit 212, an UP switching current circuit 214, and a capacitor 216. The UP bias circuit 212 further includes a p-channel mirror transistor 222 and a p-channel switch transistor 220. The gate terminal of the mirror transistor 222 is coupled to an UP bias node 226. The gate terminal of the switch transistor 220 is controlled by the UPB signal, an inverted version of the UP signal. The UP switching current circuit 214 further includes a p-channel mirror transistor 224. The gate terminal of the mirror transistor 224 is coupled to the bias node 226. The mirror transistors 222, 224 form a current mirror. When the switch transistor 220 is turned on, the current flowing from the supply node 272 through the UP switching current circuit 214 is mirrored onto the UP bias circuit 212 and current IUP flows from the supply node 272, through the UP bias circuit 212, and into the charge pump output node 270.
The UP replica bias circuit 230 further includes a first p-channel transistor 234 and a second p-channel transistor 232. The first transistor 234 and the second transistor 232 form a replica bias circuit because their geometries and layout are substantially identical to the transistors of the UP bias circuit 212. Thus, the first transistor 234 has identical width and length dimensions as the mirror transistor 222, and the second transistor (or switch transistor) 232 has identical width and length dimensions as the switch transistor 220. The source terminal of the first transistor 234 is coupled to the drain terminal of the second transistor 232, and the drain terminal of the first transistor 234 is coupled to ground node 274. The gate terminal of the first transistor 234 is coupled to the bias node 226 of the current mirror circuit 210. The source terminal of the second transistor 232 is coupled to supply node 272. The gate terminal of the second transistor 232 is controlled by the UP signal. When the UP signal transitions from a high digital logic level to a low digital logic level, and the voltage at bias node 226 is sufficiently low to turn on the first transistor 234, a replica current 236 flows from the supply node 272, through the second transistor 232, through the first transistor 234 and to the ground node 274. Although
In operation, when the DN signal goes high, the current IDN is made to flow through the DN bias circuit 242. The magnitude of the current IDN is set by the current flowing through current source 228. When the current flows through the DN current mirror circuit 240, there are perturbations on the DN bias node 256, and when the current stops flowing through the DN current mirror circuit 240, there are other perturbations. By providing the DN replica bias circuit 260 that switches in an opposite fashion to the DN current mirror circuit 240, where the transistors of the DN replica bias circuit 260 are replicas of corresponding transistors in the DN bias circuit 242, the voltage disturbance caused by turning on the DN current mirror circuit 240 are counteracted by opposite voltage disturbances when the DN replica bias circuit 260 is turned off. Similarly, the UP replica bias circuit 230 tends to counteract voltage disturbances on the UP bias node 226 caused by switching the UP current mirror circuit 210. Thus, the replica bias circuits 260, 230 are provided to reduce the effect of these voltage disturbances on the bias nodes 256, 226. However, the replica bias branches add additional noise on the charge pump.
Accordingly, in some embodiments, the replica bias branches can be removed and the main branch is used to calibrate the UP/DN current. Since the charge pump is turned on for a very short period of time due to a small phase error when the PLL is locked, the remaining time can be used by the main branch to calibrate the current. Since the main branch is used for the current calibration, there is no matching concern between replica and main branch. The current matching is only determined by the loop gain. Further, the use of the main branch to calibrate the current results in the reduction of the low frequency noise of the main branch, which enables the use of smaller size transistors.
In
Although several embodiments of the present disclosure are described above, many variations of the present disclosure are possible. For example, although the illustrated embodiments described above configure the charge pump with transistors and capacitors, other elements such as buffers, operational amplifiers, and switches can be used to configure the charge pump. Further, features of the various embodiments may be combined in combinations that differ from those described above. Moreover, for clear and brief description, many descriptions of the systems and methods have been simplified. Many descriptions use terminology and structures of specific standards. However, the disclosed systems and methods are more broadly applicable.
Those of skill will appreciate that the various illustrative blocks and modules described in connection with the embodiments disclosed herein can be implemented in various forms. Some blocks and modules have been described above generally in terms of their functionality. How such functionality is implemented depends upon the design constraints imposed on an overall system. Skilled persons can implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure. In addition, the grouping of functions within a module, block, or step is for ease of description. Specific functions or steps can be moved from one module or block without departing from the present disclosure.
The various illustrative logical blocks, units, steps, components, and modules described in connection with the embodiments disclosed herein can be implemented or performed with a processor, such as a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A general-purpose processor can be a microprocessor, but in the alternative, the processor can be any processor, controller, microcontroller, or state machine. A processor can also be implemented as a combination of computing devices, for example, a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration. Further, circuits implementing the embodiments and functional blocks and modules described herein can be realized using various transistor types, logic families, and design methodologies.
The above description of the disclosed embodiments is provided to enable any person skilled in the art to make or use the invention described in the present disclosure. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles described herein can be applied to other embodiments without departing from the spirit or scope of the present disclosure. Thus, it is to be understood that the description and drawings presented herein represent presently preferred embodiments of the present disclosure and are therefore representative of the subject matter which is broadly contemplated by the present disclosure. It is further understood that the scope of the present disclosure fully encompasses other embodiments that may become obvious to those skilled in the art and that the scope of the present disclosure is accordingly limited by nothing other than the appended claims.
Park, Jong Min, Park, Dongmin, Leung, Lai Kan
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7161401, | Feb 27 2004 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Wide output-range charge pump with active biasing current |
7750695, | Dec 13 2004 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Phase-locked loop circuitry using charge pumps with current mirror circuitry |
7884655, | Nov 14 2008 | SOCIONEXT INC | Control circuitry |
8044724, | Sep 22 2008 | MOSYS, INC | Low jitter large frequency tuning LC PLL for multi-speed clocking applications |
8330511, | Apr 20 2010 | Qualcomm Incorporated | PLL charge pump with reduced coupling to bias nodes |
20050189973, | |||
20110057695, | |||
20130076450, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 10 2015 | Qualcomm Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Jul 19 2019 | 4 years fee payment window open |
Jan 19 2020 | 6 months grace period start (w surcharge) |
Jul 19 2020 | patent expiry (for year 4) |
Jul 19 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 19 2023 | 8 years fee payment window open |
Jan 19 2024 | 6 months grace period start (w surcharge) |
Jul 19 2024 | patent expiry (for year 8) |
Jul 19 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 19 2027 | 12 years fee payment window open |
Jan 19 2028 | 6 months grace period start (w surcharge) |
Jul 19 2028 | patent expiry (for year 12) |
Jul 19 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |