On the basis
|
13. A method for transmitting both
single-ended logic-level-based data signals and clock signals, and
differential data signals and clock signals,
in a form of one serialised common signal stream between at least one transmission arrangement assigned to at least one data source and at least one receiving arrangement assignable to at least one data sink, wherein reaching a state of synchronisation between the transmission arrangement and the receiving arrangement is communicated or signalled by the receiving arrangement to the transmission arrangement.
1. A circuit arrangement for transmitting both
single-ended logic-level-based data signals and single-ended logic-level-based clock signals, and
differential data signals and differential clock signals,
in a form of one serialised common signal stream between at least one transmission arrangement assigned to at least one data source and at least one receiving arrangement assigned to at least one data sink, wherein reaching a state of synchronisation between the transmission arrangement and the receiving arrangement is communicated or signalled by the receiving arrangement to the transmission arrangement,
wherein the circuit arrangement comprises at least one serialiser for generating the common signal stream and at least one clock generator.
2. The circuit arrangement according to
3. The circuit arrangement according to
at least one input for the data signals and clock signals,
at least one transmission interface logic downstream of the input for picking up the data signals and clock signals,
at least one output driver downstream of the serialiser and
at least one output downstream of the output driver for transmitting the common signal stream to the receiving arrangement, wherein
the at least one serialiser is downstream of the transmission interface logic for generating the common signal stream, and
the at least one clock generator is provided downstream of a clock module of the transmission interface logic, upstream of the serialiser and for generating at least one reference clock.
4. The circuit arrangement according to
at least one framer downstream of the transmission interface logic for generating at least one frame recognisable in the receiving arrangement for the common signal stream as well as
at least one multiplexer downstream of the framer for generating the common signal stream.
5. The circuit arrangement according to
6. The circuit arrangement according
at least one input for the common signal stream transmitted by the transmission arrangement,
at least one input amplifier for picking up the common signal stream,
at least one clock and data recovery unit for recovering the data signals and the clock signals from the common signal stream,
at least one clock module of at least one receiving interface logic downstream of the clock and data recovery unit,
at least one deserialiser downstream of the clock and data recovery unit for re-parallelising the data signals and for assigning the re-parallelised data signals to the receiving interface logic and
at least one output downstream of the receiving interface logic for the data signals and clock signals.
7. The circuit arrangement according to
at least one demultiplexer downstream of the clock and data recovery unit for re-parallelising the data signals as well as
at least one deframer downstream of the demultiplexer for assigning the re-parallelised data signals to the receiving interface logic.
8. The circuit arrangement according to
9. The circuit arrangement according to
via at least one optical medium, and/or
via at least one electrical or galvanic link.
10. The circuit arrangement according to
in the transmission arrangement, at least one switch for closing the electrical or galvanic link to the receiving arrangement, and
in the receiving arrangement, at least one switch for closing the electrical or galvanic link to the transmission arrangement.
11. The circuit arrangement according to
12. The circuit arrangement according to
14. The method according to
15. The method according to
wherein the transmission arrangement synchronises itself with a reference clock and
wherein the receiving arrangement synchronises itself with a data rate of the common signal stream as well as with at least one position of the frame of the common signal stream.
|
This application is a continuation of international (WO) patent application no. PCT/DE2012/200050, filed 16 Aug. 2012, which claims the priority of German (DE) patent application no. 10 2011 052 759.1, filed 16 Aug. 2011, the contents of each being hereby incorporated herein by reference.
The present invention relates to a circuit arrangement and to a method for transmitting both single-ended logic-level-based data signals and clock signals, and differential, in particular common-mode-based, data signals and clock signals.
The bit transmission layer or physical layer (PHY) is the bottom layer in the O[pen]S[ystems]I[nterconnection] layer model, also called OSI reference model and denotes a layer model of the International Standards Organisation (ISO) which in turn serves as a design basis for communication protocols in computer networks.
The physical layer (PHY) is responsible for Combining, F[orward]E[rror]C[orrection], modulation, power control, spreading (C[ode]D[ivision]M[ultiple]A[ccess]) and the like and knows neither data nor applications, only zeros and ones. PHY makes logical channels (transport channels for U[niversal]M[obile]T[elecommunications]S[ystem]) available to the security layer (D[ata]L[ink]L[ayer]) above it, in particular to a partial layer called M[edia]A[ccess]C[ontrol] Layer.
In principle D-PHY provides a flexible, low-cost and quick serial interface for communication links between components within a mobile device.
As illustrated in
A DSI or DSI-2 or CSI or CSI-2 or CSI-3 based on the D-PHY protocol comprises up to four differential data lines and a differential clock line, which electrically connect the application processor by means of a copper cable with the display and/or with the camera. The data rate per differential data line is up to 1.5 Gbps (Gigabit per second).
This conventional sending and receiving of the D-PHY-DSI signals or the D-PHY-CSI signals via one to four differential data signals and a differential clock line is illustrated by way of example in the D-PHY interface configuration of
In this context, as can be seen in
In view of a desirable reduction in the number of lines consideration should be given to serialised signal transmission. Such serialisation is, however, conventionally prone to errors and frequently unstable.
Starting from the above-explained disadvantages and inadequacies as well as taking the outlined prior art into account the object of the present invention is to further develop a circuit arrangement of the above-mentioned type and a method of the above-mentioned type in such a way that an efficient serialised signal transmission is always performed in an error-free and stable manner.
This object is achieved by a circuit arrangement according to the invention with the herein described features and by a method according to the invention with the herein described features. Advantageous embodiments and expedient developments of the present invention are described above and below.
This object is achieved by a circuit arrangement for transmitting both
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the transmission arrangement does not start to pass through the data signals present at the input of the transmission arrangement until the notification or the signal has been received that the state of synchronisation has been achieved.
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the transmission arrangement comprises:
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the serialiser comprises:
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein both the single-ended, logic-level-based data signals and the differential data signals can be applied to the framer and in that the framer, by means of at least one coder, in particular by means of at least one 5b/6b coder block, embeds the differential data signals in the stream of the single-ended, logic-level-based data signals.
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the receiving arrangement comprises:
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the deserialiser comprises:
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the deframer separates the differential data signals by means of at least one decoder, in particular by means of at least one 6b/5b decoder block, from the single-ended, logic-level-based data signals and assigns the re-parallelised data signals to the respective data lines.
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the common signal stream is transferable between the transmission arrangement and the receiving arrangement
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the electrical or galvanic link has assigned to it,
This object is further achieved by an embodiment of the circuit arrangement according to the invention, wherein the fact of reaching the state of synchronisation can be communicated or signalled by the deserialiser, in particular by the demultiplexer, via the logic module of the switch assigned to the receiving arrangement, via the electrical or galvanic link and via the logic module of the switch assigned to the transmission arrangement to the input of the transmission arrangement.
This object is further achieved by a method for transmitting both
This object is further achieved by an embodiment of the method according to the invention, wherein the transmission arrangement does not start to pass through the data signals applied to the input of the transmission arrangement, until the notification or signal has been received that the state of synchronisation has been reached.
This object is further achieved by an embodiment of the method according to the invention, wherein
This object is further achieved by a use of the circuit arrangement and/or of the method according to the invention during synchronisation of at least one serial and/or bundled, in particular CSI protocol-based and/or CSI-2 protocol-based and/or CSI-3 protocol-based and/or DSI protocol-based and/or DSI-2 protocol-based transmission of both single-ended logic-level-based data signals and clock signals and differential, in particular common-mode-based, data signals and clock signals, in particular D-PHY data signals and D-PHY clock signals, for example up to 4-bit-wide MIPI-D-PHY data signals and MIPI-D-PHY clock signals, between at least one data source, in particular at least one e.g. high-resolution camera acting e.g. as an image source and/or at least one application processor, and at least one data sink, in particular at least one application processor and/or at least one e.g. high-resolution display unit and/or a display unit acting e.g. as an image sink, for example at least one display or at least one monitor.
According to the invention a circuit arrangement and a method are thus proposed, by means of which
A (reference) clock of this kind can be provided by at least one clock generator, in particular by at least one phase-locked loop (PLL), for example by at least one clock multiplier unit (CMU).
The principal problem when booting up the serial data link consists in that the clock generator in the transmission arrangement must synchronise with the reference clock and in that then a C[lock/]D[ata]R[ecovery] in the receiving arrangement must synchronise with the data rate of the common signal stream as well as with the frame positions of the data.
If data is applied to the serialisation element or the serialiser, in particular its multiplexer, before the entire data transmission path is completely synchronised, this data gets lost.
The time required for full synchronisation of the transmission path is known in terms of magnitude and is dependent, among others, on the data rate at the serial interface. However, further factors dependent on environmental conditions have to be taken into account, such as operating voltage, temperature and also the process parameters of the semiconductor technology used.
In order to prevent the data signals, in particular the D-PHY data applied to the transmission arrangement from getting lost, provision may be made for the data source, in particular the D-PHY data source, to wait for a certain minimum of time after applying the reference clock plus a safety margin, before data is applied.
However, in order not to lose any time when booting up the serial transmission path, the receiving arrangement according to the invention informs the transmission arrangement, when the receiving arrangement has reached synchronisation, in particular full synchronisation; this information is then made accessible to the data source, in particular the D-PHY data source, by the transmission arrangement.
Conveniently the receiving arrangement does not start to indeed pass through the H[igh]S[peed] data applied to the transmission arrangement until notification of synchronisation has been received, so that an error-free and stable serial transmission of signals, in particular of D-PHY signals, is ensured, thereby reliably avoiding data losses and bit errors during serialisation of the differential data lines and the differential clock line of the D[isplay]S[erial]I[nterface] and/or the C[amera]S[erial]I[nterface].
The present invention can be typically applied during synchronisation of at least one serial and/or bundled, in particular CSI-protocol-based and/or CSI-2-protocol-based and/or CSI-3-protocol-based and/or DSI-protocol-based and/or DSI-2-protocol-based transmission of both single-ended logic-level-based data signals and clock signals and differential, in particular common-mode-based data signals and clock signals, in particular D-PHY data signals or D-PHY clock signals, for example one-to-four-bit wide MIPI-D-PHY data signals and MIPI-D-PHY clock signals, between at least one data source, in particular at least for example a high-resolution camera and/or a camera acting as an image source and/or at least one application processor, and at least one data sink, in particular at least one application processor and/or at least one high-resolution display unit or a display unit acting for example as an image sink, for example at least one display or at least one monitor.
As already discussed above, there are various possibilities for embodying and further developing the teaching of the present invention in an advantageous manner. For this purpose, on the one hand reference is made to the explanations above and to the dependent claims, and on the other hand further embodiments, features and advantages of the present invention are explained in greater detail below, inter alia by way of the exemplary embodiments illustrated by
It is shown in:
Like or similar embodiments, elements or features are provided with identical reference numerals in
In principle it is possible,
The image data generated in the application processor AP or in the camera KA are made available on four data lines or channels CH0+, CH0−, CH1+, CH1−, CH2+, CH2−, CH3+, CH3− as D-PHY signals at the up-to-four-bit-wide data transmission interface IS together with the D-PHY correct clock signals CLK+, CLK−.
The transmission arrangement S picks these signals up at an integrated Interface Logic LS, the blocks of which can prove that they have at least one state machine for correct interpretation of the D-PHY signals and for differentiating between high-frequency data streams (so-called H[igh]S[peed] data) and low-frequency data streams (so-called L[ow]S[peed] data).
A framer FR following in the transmission arrangement S (see also detail view in
In detail both the logic-level-based single-ended data signals HSD0, HSD1, HSD2, HSD3 and the differential data signals DD0+, DD0−, DD1+, DD1−, DD2+, DD2−, DD3+, DD3− can be applied to the framer FR according to
A multiplexer MU, in particular H[igh]S[peed] Mux, adjoining the frame FR, uses a clock generator PS configured as a phase-locked-loop, in particular as a C[lock]M[ultiplier]U[nit], to generate the high-frequency serial or bundled transmission signal, which is made available at the output AS of the transmission arrangement S by means of an output driver AT. The framer FR and the multiplexer MU together form the serialiser SE.
The D-PHY clock signal provided via the clock port CLK+, CLK− and via the clock module CS of the interface logic LS by means of clock generator PS is used as (clock) reference for the serialiser SE, in particular for its multiplexer MU, and is embedded into the serial data stream, i.e. into the serialised output signal. This creates the common signal stream SI which is communicated to the receiving arrangement E (see
As can further be seen in
The serial or bundled data sent by the transmission arrangement S (see
This integrated clock or data recovery CD regenerates the original D-PHY clock from the common signal stream SI, which is then made directly available again to the D[isplay]S[erial]I[nterface] or the C[amera]S[erial]I[nterface] via the clock module CE of the interface logic LE. The remaining serial data stream is debundled and parallelised via a demultiplexer DM and handed over to a deframer DF (see also detail in
In detail the deframer FR of
The interface logic blocks LE shown in the receiving arrangement E may comprise at least one state machine respectively for correct interpretation of the D-PHY logic signals and for differentiating between high-frequency data streams and low-frequency data streams.
As can also be seen in the illustration in
In this way, with regard to the circuit arrangement A (see
To this end the D-PHY-H[igh]S[peed]/L[ow]P[ower] data is bundled by the transmission arrangement S (see
This receiving arrangement E (see
Now, if L[ow]P[ower] data only is to be temporarily or continuously transmitted on only one of the n D-PHY links or D-PHY lanes, the corresponding inputs ES of the transmission arrangement S (see
In an analogue manner the outputs AE of the receiving arrangement E (see
This port AZ on the transmission side and this port EZ on the receiving side are connected with each other by means of at least one electric or galvanic link GA, in particular by means of at least one one-bit-wide copper cable or by means of at least one electrical line arranged e.g. on at least one printed circuit board.
This electrical or galvanic link GA between the port AZ on the transmission side and the port EZ on the receiving side is opened while booting up the serial transmission path on both sides by means of the switch WS on the transmission side/by means of the switch WS on the receiving side, in order to address the principal problem during booting up of the serial data link, whereupon the clock generator PS in the transmission arrangement S (see
If data is applied to the serialiser SE, in particular its multiplexer MU, before the entire data transmission path has been completely synchronised, this data is lost.
In order to avoid such losses, the demultiplexer DM contained in the deserialiser DS on the receiving side sends the SyncOK signal to the logic module or the block logic GE on the receiving side, indicating that full synchronisation has been reached.
This block logic GE on the receiving side sends a signature S1 via the electrical or galvanic link GA to the logic module or the block logic GS in the transmission arrangement S or in the transmission building block.
This block logic GS on the transmission side in turn outputs a ready-signal SF from the synchronisation port SY of the transmission building block S.
This synchronisation port SY can be read by the data source, in particular by the D-PHY data source. As soon as the data source recognises that the state of full synchronisation has been reached in this way, the data source, via the input ES of the transmission building block S, can immediately apply data, in particular D-PHY data, to the transmission building block S.
At the same time as, or immediately after, it has been recognised that the synchronisation state has been reached, H[igh]S[peed] data actually applied to the transmission arrangement S (see
While this invention has been described as having a preferred design, it is understood that it is capable of further modifications, and uses and/or adaptations of the invention and following in general the principle of the invention and including such departures from the present disclosure as come within the known or customary practice in the art to which the invention pertains, and as may be applied to the central features hereinbefore set forth, and fall within the scope of the invention.
Blon, Thomas, Hoeltke, Holger, Jansen, Florian
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5968179, | Apr 08 1997 | International Business Machines Corporation | Method for initializing a self-timed link |
20050231399, | |||
20100091921, | |||
20110037759, | |||
20110150137, | |||
20130223293, | |||
20130290581, | |||
20150036756, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 14 2014 | Silicon Line GmbH | (assignment on the face of the patent) | / | |||
Jul 24 2014 | BLON, THOMAS | Silicon Line GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033479 | /0646 | |
Jul 24 2014 | JANSEN, FLORIAN | Silicon Line GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033479 | /0646 | |
Jul 24 2014 | HOELTKE, HOLGER | Silicon Line GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033479 | /0646 |
Date | Maintenance Fee Events |
May 18 2020 | REM: Maintenance Fee Reminder Mailed. |
Sep 30 2020 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Mar 27 2024 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Date | Maintenance Schedule |
Sep 27 2019 | 4 years fee payment window open |
Mar 27 2020 | 6 months grace period start (w surcharge) |
Sep 27 2020 | patent expiry (for year 4) |
Sep 27 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 27 2023 | 8 years fee payment window open |
Mar 27 2024 | 6 months grace period start (w surcharge) |
Sep 27 2024 | patent expiry (for year 8) |
Sep 27 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 27 2027 | 12 years fee payment window open |
Mar 27 2028 | 6 months grace period start (w surcharge) |
Sep 27 2028 | patent expiry (for year 12) |
Sep 27 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |