A method includes forming a hard mask (hm) stack over a material layer, which has a first, second, third and fourth hm layers. The method also includes forming a first trench in the fourth hm layer, forming a first spacer in the first trench, forming a second trench in the fourth hm layer, removing at least a portion of the first spacer to form a cut by using the third hm layer as an etch-stop layer, removing a portion of the third hm layer and the second hm layer exposed by the first trench, second trench, and cut to form an extended first trench, extended second trench, and extended cut, respectively. The method also includes forming second spacers in the extended first trench, the extended second trench, and the extended cut and removing another portion of the second hm layer to form a third trench.
|
10. A method comprising:
forming a hard mask (hm) stack over a material layer, wherein the hm stack includes a first hm layer disposed over the material layer, a second hm layer disposed over the first hm layer, a third hm layer disposed over the second hm layer and a fourth hm layer disposed over the third hm layer;
forming a first trench in the fourth hm layer;
forming a first spacer along a sidewall of the first trench;
forming a second trench in the fourth hm layer such that the first spacer is disposed between the first and second trenches; and
cutting the first spacer between the first trench and the second trench to form a cut by using the third hm layer as an etch-stop layer.
1. A method comprising:
forming a hard mask (hm) stack over a material layer, wherein the hm stack includes a first hm layer disposed over the material layer, a second hm layer disposed over the first hm layer, a third hm layer disposed over the second hm layer and a fourth hm layer disposed over the third hm layer;
forming a first trench in the fourth hm layer;
forming a first spacer in the first trench;
removing the fourth hm layer adjacent to the first spacer to form a second trench;
removing at least a portion of the first spacer to form a cut by using the third hm layer as an etch-stop layer;
removing a portion of the third hm layer and the second hm layer exposed by the first trench, second trench, and cut to form an extended first trench, extended second trench, and extended cut, respectively;
forming second spacers in the extended first trench, the extended second trench, and the extended cut;
removing another portion of the second hm layer to form a third trench; and
removing a portion of the first hm layer exposed by the extended first trench, extended second trench, extended cut, and third trench, respectively.
18. A method comprising:
forming a first hard mask (hm) layer over a material layer;
forming a second hm layer over the first hm layer, wherein the second hm layer has a different etch selectivity than the first hm layer;
forming a third hm layer over the second hm layer, wherein the third hm layer has a different etch selectivity than the second hm layer;
forming a fourth hm layer over the third hm layer, wherein the forth hm layer has a different etch selectivity than the third hm layer;
forming a plurality of first trenches in the fourth hm layer;
forming first spacers along sidewalls of the plurality of first trenches;
forming a second trench in the fourth hm layer;
cutting one of the first spacers to form a cut by using the third hm layer as an etch-stop layer;
etching the second hm layer through the plurality of first trenches, the second trench, and the cut to form an extended first trenches, an extended second trench, and an extended cut, respectively;
forming second spacers along sidewalls of the extended first trenches, the extended second trench and the extended cut;
etching the second hm layer between two adjacent second spacers to form a third trench;
etching the first hm layer through the extended first trench, the extended second trench and the third trench to form a patterned first hm layer; and
etching the material layer by using the patterned first hm layer as an etch mask.
2. The method of
after removing the portion of the first hm layer exposed by the extended first trench, extended second trench, extended cut, and third trench, respectively, etching the material layer by using the first hm layer as an etch mask.
3. The method of
forming a patterned resist layer over the fourth hm layer, wherein the patterned resist layer defines an opening;
selectively etching the fourth hm layer through the opening; and
removing the patterned resist layer.
4. The method of
forming a patterned resist layer over the first spacer, wherein the patterned resist layer defines an opening;
etching the first spacer through the opening; and
removing the patterned resist layer.
5. The method of
selectively etching through the third hm layer and the second hm layer by using the fourth hm layer as an etch mask.
6. The method of
forming a patterned resist layer over the second hm layer, wherein the patterned resist layer defines an opening;
etching the second hm layer through the opening; and
removing the patterned resist layer.
7. The method of
8. The method of
9. The method of
depositing the first hm layer over the material layer;
depositing the second hm layer over the first hm layer, wherein the second hm layer has a different etch selectivity than the first hm layer;
depositing the third hm layer over the second hm layer, wherein the third hm layer has a different etch selectivity than the second hm layer; and
depositing the fourth hm layer over the third hm layer, wherein the forth hm layer has a different etch selectivity than the third hm layer.
11. The method of
forming a patterned resist layer over the fourth hm layer, wherein the patterned resist layer defines an opening;
selectively etching the fourth hm layer through the opening; and
removing the patterned resist layer.
12. The method of
forming a patterned resist layer over the fourth hm layer, wherein the patterned resist layer defines an opening;
etching the fourth hm layer through the opening; and
removing the patterned resist layer.
13. The method of
etching the second hm layer through the first trench, the second trench, and the cut to form an extended first trench, an extended second trench, and an extended;
forming second spacers along sidewalls of the extended first trench, the extended second trench and the extended cut;
etching the second hm layer to form a third trench; and
etching the first hm layer through the extended first trench, the extended second trench and the third trench to pattern the first hm layer; and
etching the material layer by using the patterned first hm layer as an etch mask.
14. The method of
15. The method of
forming a patterned resist layer over the second hm layer, wherein the patterned resist layer defines an opening;
etching the second hm layer through the opening; and
removing the patterned resist layer.
16. The method of
17. The method of
depositing the first hm layer over the material layer;
depositing the second hm layer over the first hm layer, wherein the second hm layer has a different etch selectivity than the first hm layer;
depositing the third hm layer over the second hm layer, wherein the third hm layer has a different etch selectivity than the second hm layer; and
depositing the fourth hm layer over the third hm layer, wherein the forth hm layer has a different etch selectivity than the third hm layer.
19. The method of
forming a patterned resist layer over the fourth hm layer, wherein the patterned resist layer defines an opening;
selectively etching the fourth hm layer through the opening; and
removing the patterned resist layer.
20. The method of
forming a patterned resist layer over the fourth hm layer, wherein the patterned resist layer defines an opening;
etching the fourth hm layer through the opening; and
removing the patterned resist layer.
|
The semiconductor integrated circuit (IC) industry has experienced rapid growth. Technological advances in IC design and materials have produced generations of ICs where each generation has smaller and more complex circuits than previous generations. In the course of IC evolution, functional density (i.e., the number of interconnected devices per chip area) has generally increased while geometry size (i.e., the smallest component (or line) that can be created using a fabrication process) has decreased.
This scaling down process generally provides benefits by increasing production efficiency and lowering associated costs. Such scaling down has also increased the complexity of IC processing and manufacturing. For these advances to be realized, similar developments in IC processing and manufacturing are needed. When a semiconductor device such as a metal-oxide-semiconductor field-effect transistor (MOSFET) is scaled down through various technology nodes, interconnects of conductive lines and associated dielectric materials that facilitate wiring between the transistors and other devices play an important role in IC performance. Although existing methods of fabricating IC devices have been generally adequate for their intended purposes, they have not been entirely satisfactory in all respects. For example, challenges rise in forming trenches and then cutting a trench into sub-trenches during the fabrication of IC devices.
Aspects of the present disclosure are best understood from the following detailed description when read in association with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features in drawings are not drawn to scale. In fact, the dimensions of illustrated features may be arbitrarily increased or decreased for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
Referring to
Some exemplary substrates 210 also include an insulator layer. The insulator layer comprises any suitable material, including silicon oxide, sapphire, and/or combinations thereof. An exemplary insulator layer may be a buried oxide layer (BOX). The insulator is formed by any suitable process, such as implantation (e.g., SIMOX), oxidation, deposition, and/or other suitable process. In some exemplary semiconductor device 200, the insulator layer is a component (e.g., layer) of a silicon-on-insulator substrate.
The substrate 210 may also include various p-type doped regions and/or n-type doped regions, implemented by a process such as ion implantation and/or diffusion. Those doped regions include n-well, p-well, light doped region (LDD), doped source and drain (S/D), and various channel doping profiles configured to form various integrated circuit (IC) devices, such as a complimentary metal-oxide-semiconductor field-effect transistor (CMOSFET), imaging sensor, and/or light emitting diode (LED). The substrate 210 may further include other functional features such as a resistor or a capacitor formed in and on the substrate.
The substrate 210 may also include various isolation features. The isolation features separate various device regions in the substrate 210. The isolation features include different structures formed by using different processing technologies. For example, the isolation features may include shallow trench isolation (STI) features. The formation of a STI may include etching a trench in the substrate 210 and filling in the trench with insulator materials such as silicon oxide, silicon nitride, or silicon oxynitride. The filled trench may have a multi-layer structure such as a thermal oxide liner layer with silicon nitride filling the trench. A chemical mechanical polishing (CMP) may be performed to polish back excessive insulator materials and planarize the top surface of the isolation features.
The substrate 210 may also include gate stacks formed by dielectric layers and electrode layers. The dielectric layers may include an interfacial layer (IL) and a high-k (HK) dielectric layer deposited by suitable techniques, such as chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), thermal oxidation, combinations thereof, or other suitable techniques. The electrode layers may include a single layer or multi layers, such as metal layer, liner layer, wetting layer, and adhesion layer, formed by ALD, PVD, CVD, and/or other suitable process.
The substrate 210 may also include a plurality of inter-level dielectric (ILD) layers and conductive features integrated to form an interconnect structure configured to couple the various p-type and n-type doped regions and the other functional features (such as gate electrodes), resulting a functional integrated circuit.
The material layer 220 may include a dielectric layer, such as silicon oxide, silicon nitride, or silicon oxynitride, low-k dielectric material, and/or other suitable material. The HM stack 300 includes first, second, third and fourth HM layers, 310, 320, 330 and 340, respectively. The HM stack 330 may include silicon oxide, silicon nitride, oxynitride, silicon carbide, titanium oxide, titanium nitride, tantalum oxide, tantalum nitride, and/or any suitable materials. In the present embodiment, to achieve etching selectivity during subsequent etch processes, the second HM layer 320 may include a material which is different from the first HM layer 310, the third HM layer 330 may include a material which is different from the second HM layer 320 and the fourth HM layer 340 may include a material which is different from the third HM layer 330. In an embodiment, the first and third HM layers, 310 and 330, include titanium nitride while the second and fourth HM layers, 320 and 340, include silicon nitride. One or more layers of 220, 310, 320, 330 and 340 may be deposited over by suitable techniques, such as CVD, ALD, PVD, thermal oxidation, combinations thereof, or other suitable techniques.
In the present embodiment, a plurality of features (e.g. trenches) is formed in the material layer 220. Typically, trenches are formed in material layer 220 by forming a hard mask (HM) layer over the material layer 220, then pattern the HM layer and then etch the material layer 220 through the patterned HM layer. It is often that trenches with various lengths are needed. Especially, when device sizes scale down. Typically, a procedure is performed to cut a trench into two sub-trenches, referred to as forming a cut. However, when forming a cut, challenges rise to minimize process-induced-damage on the HM layer. In the present embodiment, method 100 minimizes process-induced-damage on the HM layer 300 while forming a cut.
Referring to
The first resist layer 410 is patterned by the first lithography process to define first line-like openings 415 therein. An exemplary lithography process may include forming a photoresist layer, exposing the photoresist layer by a lithography exposure process, performing a post-exposure bake process, and developing the photoresist layer to form the patterned resist layer.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
After forming the first cut 620, the remaining portions of the third patterned resist layer 610, the third ML 606 and the third BL 605 are removed by another etch process, such as by a wet stripping and/or plasma ashing, as shown in
Referring to
The etch process may include a wet etch, a dry etch, and/or a combination thereof. In the present embodiment, the etch process is chosen to selectively etch the third and the second HM layers 330 and 320 without substantially etching the first sidewall spacers 430, the fourth HM layer 340 and the first HM layer 310. As a result, the first HM layer 310 serves as an etch stop layer, which improves etch process window and profile control.
Referring to
Referring to
Referring to
In some embodiments, the fourth patterned resist layer 810 is formed by a fourth tri-layer lithography. The three layers are a fourth BL 805, a fourth ML 806 and the fourth resist layer 810. The fourth tri-layer lithography is similar in many respects to the first tri-layer lithography discussed above association with
Referring to
After forming the second cut 820, the remaining portions of the fourth patterned resist layer 810, the fourth ML 806 and the fourth BL 805 are removed by another etch process, such as by a wet stripping and/or plasma ashing, as shown
Referring to
After etching the exposed the first HM layer 310, the second HM layer 320 and the second sidewall spacers 740 are removed by another etch process, such as by a wet stripping and/or plasma ashing, as shown
Referring to
Additional steps can be provided before, during, and after method 100 and some of the steps described can be replaced, eliminated, and/or moved around for additional embodiments of method 100. Other alternatives or embodiments may present without departure from the spirit and scope of the present disclosure.
Based on the above, it can be seen that the present disclosure provides methods of forming a trench cut. The method employs a hard mask stack to form a cut at top two HM layers and avoid the bottom HM layer to expose to the etch process of the trench cut formation. The method demonstrates a robust process for forming trench and trench cut with improved process window control.
The present disclosure provides many different embodiments of fabricating a semiconductor device that provide one or more improvements over existing approaches. In an embodiment, a method for fabricating a semiconductor device includes forming a hard mask (HM) stack over a material layer. The HM stack includes a first HM layer disposed over the material layer, a second HM layer disposed over the first HM layer, a third HM layer disposed over the second HM layer and a fourth HM layer disposed over the third HM layer. The method also includes forming a first trench in the fourth HM layer, forming a first spacer in the first trench, removing the fourth HM layer adjacent to the first spacer to form a second trench, removing at least a portion of the first spacer to form a cut by using the third HM layer as an etch-stop layer, removing a portion of the third HM layer and the second HM layer exposed by the first trench, second trench, and cut to form an extended first trench, extended second trench, and extended cut, respectively. The method also includes forming second spacers in the extended first trench, the extended second trench, and the extended cut, removing another portion of the second HM layer to form a third trench and removing a portion of the first HM layer exposed by the extended first trench, extended second trench, extended cut, and third trench, respectively.
In another embodiment, a method includes forming a hard mask (HM) stack over a material layer. The HM stack includes a first HM layer disposed over the material layer, a second HM layer disposed over the first HM layer, a third HM layer disposed over the second HM layer and a fourth HM layer disposed over the third HM layer. The method also includes forming a first trench in the fourth HM layer, forming a first spacer along a sidewall of the first trench, forming a second trench in the fourth HM layer such that the first spacer is disposed between the first and second trenches and cutting the first spacer between the first trench and the second trench to form a cut by using the third HM layer as an etch-stop layer.
In yet another embodiment, a device includes forming a first hard mask (HM) layer over a material layer, forming a second HM layer over the first HM layer. The second HM layer has a different etch selectivity than the first HM layer. The method also includes forming a third HM layer over the second HM layer. The third HM layer has a different etch selectivity than the second HM layer. The method also includes forming a fourth HM layer over the third HM layer. The forth HM layer has a different etch selectivity than the third HM layer. The method also includes forming a plurality of first trenches in the fourth HM layer, forming first spacers along sidewalls of the plurality of first trenches, forming a second trench in the fourth HM layer, cutting one of the first spacers to form a cut by using the third HM layer as an etch-stop layer, etching the second HM layer through the plurality of first trenches, the second trench, and the cut to form an extended first trenches, an extended second trench, and an extended cut, respectively. The method also includes forming second spacers along sidewalls of the extended first trenches, the extended second trench and the extended cut, etching the second HM layer between two adjacent second spacers to form a third trench, etching the first HM layer through the extended first trench, the extended second trench and the third trench to form a patterned first HM layer and etching the material layer by using the patterned first HM layer as an etch mask.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Wu, Chia-Tien, Chang, Yu-Sheng, Wu, Yung-Hsu
Patent | Priority | Assignee | Title |
10468252, | Apr 09 2018 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the same |
11037821, | May 01 2019 | GLOBALFOUNDRIES U S INC | Multiple patterning with self-alignment provided by spacers |
11244829, | Aug 03 2018 | United Microelectronics Corp.; Fujian Jinhua Integrated Circuit Co., Ltd. | Semiconductor device and method of forming the same |
11721552, | Aug 03 2018 | United Microelectronics Corp.; Fujian Jinhua Integrated Circuit Co., Ltd. | Semiconductor device |
Patent | Priority | Assignee | Title |
7667271, | Apr 27 2007 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field-effect transistors |
7910453, | Jul 14 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Storage nitride encapsulation for non-planar sonos NAND flash charge retention |
8377779, | Jan 03 2012 | MOSAID TECHNOLOGIES INC | Methods of manufacturing semiconductor devices and transistors |
8399931, | Jun 30 2010 | ADVANCED MANUFACTURING INNOVATIONS INC | Layout for multiple-fin SRAM cell |
8652894, | Feb 11 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for fabricating a FinFET device |
8686516, | Sep 08 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicide formation and associated devices |
8716765, | Mar 23 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure of semiconductor device |
8723272, | Oct 04 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of manufacturing same |
8729627, | May 14 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained channel integrated circuit devices |
8735993, | Jan 31 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | FinFET body contact and method of making same |
8736056, | Jul 31 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device for reducing contact resistance of a metal |
8772109, | Oct 24 2012 | Taiwan Semiconductor Manufacturing Company, Ltd.; Taiwan Semiconductor Manufacturing Company, Ltd | Apparatus and method for forming semiconductor contacts |
8785285, | Mar 08 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
8816444, | Apr 29 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and methods for converting planar design to FinFET design |
8823065, | Nov 08 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure of semiconductor device |
8860148, | Apr 11 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for FinFET integrated with capacitor |
20080026327, | |||
20080131793, | |||
20120108070, | |||
20140001574, | |||
20140110755, | |||
20140151812, | |||
20150093902, | |||
20150162205, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 31 2015 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / | |||
Sep 30 2015 | CHANG, YU-SHENG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039989 | /0602 | |
Sep 30 2015 | WU, CHIA-TIEN | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039989 | /0602 | |
Sep 30 2015 | WU, YUNG-HSU | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039989 | /0602 |
Date | Maintenance Fee Events |
Apr 23 2020 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 01 2024 | REM: Maintenance Fee Reminder Mailed. |
Dec 16 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 08 2019 | 4 years fee payment window open |
May 08 2020 | 6 months grace period start (w surcharge) |
Nov 08 2020 | patent expiry (for year 4) |
Nov 08 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 08 2023 | 8 years fee payment window open |
May 08 2024 | 6 months grace period start (w surcharge) |
Nov 08 2024 | patent expiry (for year 8) |
Nov 08 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 08 2027 | 12 years fee payment window open |
May 08 2028 | 6 months grace period start (w surcharge) |
Nov 08 2028 | patent expiry (for year 12) |
Nov 08 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |