Disclosed herein are systems, methods, and devices for parallel read and write operations. devices may include a first transmission device coupled to a local bit line and a global bit line associated with a memory unit of a memory array. The first transmission device may be configured to selectively couple the global bit line to the local bit line. The devices may further include a first device coupled to the local bit line and a sense amplifier. The first device may be configured to selectively couple the local bit line to the sense amplifier. The devices may also include a second device coupled to the local bit line and an electrical ground. The second device may be configured to selectively couple the local bit line to the electrical ground.
|
10. A system comprising:
a memory array;
a first plurality of local bit lines coupled to a first memory unit of the memory array;
a plurality of sense amplifiers;
a column multiplexer coupled to the first plurality of local bit lines, the column multiplexer comprising first switching logic configured to:
couple the first plurality of local bit lines to the plurality of sense amplifiers in response to a low voltage operation;
decouple the first plurality of local bit lines from the plurality of sense amplifiers in response to a high voltage operation or the first memory unit being unselected;
couple the first plurality of local bit lines to an electrical ground in response to the first memory unit being unselected; and
decouple the first plurality of local bit lines from the electrical ground in response to a high voltage operation or a low voltage operation.
1. A device comprising:
a first transmission device coupled to a local bit line and a global bit line associated with a memory unit of a memory array, the first transmission device configured to selectively couple the global bit line to the local bit line;
a first device coupled to the local bit line and a sense amplifier, the first device configured to selectively couple the local bit line to the sense amplifier in response to a low voltage operation, wherein the first device is further configured to decouple the local bit line from the sense amplifier in response to a high voltage operation or the memory unit being unselected; and
a second device coupled to the local bit line and an electrical ground, the second device configured to selectively couple the local bit line to the electrical ground in response to the memory unit being unselected, and wherein the second device is further configured to decouple the local bit line from the electrical ground in response to the high voltage operation or the low voltage operation.
2. The device of
3. The device of
4. The device of
5. The device of
6. The device of
7. The device of
8. The device of
9. The device of
12. The system of
a second plurality of local bit lines coupled to the second memory unit of the memory array; and
second switching logic associated with the second plurality of local bit lines.
13. The system of
14. The system of
|
This application claims the benefit under 35 U.S.C. §119(e) of U.S. Provisional Patent Application No. 62/216,896, filed on 2015 Sep. 10, which is incorporated by reference herein in its entirety for all purposes.
This disclosure generally relates to memories and, more specifically, to read and write operations associated with memories.
Memory devices may include memory cell arrays that may be configured as a memory component that stores data values for various other components of a system. Such memory devices identify and access such memory cells based on memory addresses, and corresponding rows and columns associated with such memory addresses and memory cells. Thus, a memory cell may be identified by a particular memory address and may be accessed based on, among other things, a row and column decoders. Moreover, such memory cells may be partitioned into memory units, such as sectors or pages. Thus, addresses associated with memory cells may also identify a memory sector in which a memory cell resides.
In the following description, numerous specific details are set forth in order to provide a thorough understanding of the presented concepts. The presented concepts may be practiced without some or all of these specific details. In other instances, well known process operations have not been described in detail so as to not unnecessarily obscure the described concepts. While some concepts will be described in conjunction with the specific examples, it will be understood that these examples are not intended to be limiting.
Traditional techniques for implementing read and write operations in memory devices are exclusive in that a read operation cannot be implemented in parallel with a write operation. For example, if a particular memory cell within a memory sector is undergoing a write operation, no other operation may be performed on any other memory cells in any other memory sector included in that memory device. For example, a read operation cannot be performed on other memory cells included in other different memory sectors that are not undergoing the write operation. More specifically, if a first memory cell is undergoing a write operation, all bit lines are driven to potentials ranging from VPOS to VNEG. Thus, a second memory cell in a different memory sector cannot undergo a read operation because its bit lines are being driven to voltages ranging from VPOS to VNEG. To implement a read operation, the second memory cell may require a voltage of about 0.6V. Thus, the second memory cell has to wait until the write operation of the first memory cell has completed before it can receive the appropriate voltages on its local bit lines. Moreover, high voltage operations, such as write operations, may generate leakage currents or voltages that may damage memory cells in other memory sectors that may have been left floating.
Various embodiments are disclosed herein that enable the parallel implementation of read and write operations in various memory units of a memory device. Moreover, embodiments as disclosed herein protect memory cells from damage that may otherwise be incurred by leakage currents and voltages. In various embodiments, command and control circuitry as well as switching logic included in a column multiplexer may be configured to selectively couple and decouple local bit lines to and from various other components within the memory device. For example, switching logic included in a column multiplexer may be configured to selectively couple and decouple local bit lines to and from global bit lines, sense amplifiers, and a system ground, which may be an electrical ground, based on one or more signals generated by the command and control circuitry. In this way, different memory units, which may be memory sectors or pages, may be controlled independently to implement read and write operations in different memory units in parallel, and while reducing damage incurred on memory cells due to high voltages used during high voltage operations.
In various embodiments, device 100 may include memory array 102 which may include an array of memory cells such as first memory cell 112. Memory array 102 may include non-volatile memory cells which may retain stored data or information regardless of whether or not they are powered. Accordingly, as will be discussed in greater detail below, one or more write operations may be implemented to write and/or erase data values in the memory cells. Moreover, one or more read operations may be implemented to read data values currently stored in the memory cells. In various embodiments, memory cells included in memory array 102, such as first memory cell 112, may be silicon-oxide-nitride-oxide-silicon (SONOS) non-volatile memory cells.
As discussed above, memory array 102 may be divided into several memory units. In some embodiments, a memory unit may be a memory sector or page. As discussed above, various embodiments disclosed herein may be configured to enable a read operation and a write operation to be performed on different memory units within the same memory device, where the read operation and the write operation occur in parallel and independent of each other. In such embodiments, memory cells may be identified based on a combination of a sector identifier, a row identifier, and a column identifier. For example, first memory cell 112 included in the read operation may be identified based on a sector read address, a row read address, and a column read address. Moreover, second memory cell 120 included in the write operation may be identified based on a sector write address and a row write address. As will be discussed in greater detail below, switching logic may include switching devices such as multiplexers, switches, or any other suitable switching or selection device. For example, switching logic may include a multiplexer. Thus, according to various embodiments, switching logic 106 may be a multiplexer configured to enable parallel implementation of the read and write operation on first memory cell 112 and second memory cell 120 based, at least in part, on the received read and write addresses. Furthermore, according to some embodiments, first memory cell 112 and second memory cell 120 may be included a first and second memory unit, respectively.
In various embodiments, memory cells may be selected based on bit lines and word lines. For example, a word line, such as word line 118 may be selected based on, for example, a row address that may identify a row that includes first memory cell 112. Moreover, a local bit line, such as local bit line 114 may be selected based on, for example, a column address that may identify a column that includes first memory cell 112. When the row address and column address are viewed together, they may intersect at first memory cell 112, and first memory cell may be selected. In various embodiments, a memory cell, such as first memory cell may be further selected based on a memory unit address. For example, a sector address may be used to identify a first memory sector that includes first memory cell 112, and may be subject to subsequent read or write operations. In some embodiments, the memory unit address may enable the selection of local bit lines, such as local bit line 114, within the memory unit, and the coupling of the local bit lines to global bit lines, such as global bit line 114, which facilitate driving the local bit lines to electrical potentials utilized during the read and/or write operations. As will be discussed in greater detail below, switching logic, such as switching logic 106 coupled to the local bit lines may be configured to selectively couple local bit lines within a memory unit to, among other things, the global bit lines, thus enabling the parallel implementation of read and write operations among different memory units within the same memory device.
Device 100 may include row decoder 110 which may be configured to decode a received row address and apply a voltage to a particular word line based on the decoded row address. In this way, row decoder 110 may be configured to select a row for one or more read or write operations based on a received row address. Device 100 may further include column multiplexer 104 which may be configured to receive a column address and apply a voltage to switching logic, that may include one or more multiplexers associated with particular bit lines, based on the received column address. In this way, column multiplexer 104 may be configured to select a column for one or more read or write operations based on a received column address. According to some embodiments, column multiplexer 104 may include switching logic associated with memory columns, such as switching logic 106. As will be discussed in greater detail below with reference to
Moreover, the operation of column multiplexer 104 may be controlled, at least in part, by control logic, such as control logic 130 that may be included in command and control circuitry discussed in greater detail below with reference to
Device 100 may further include sense amplifiers 108 which may be configured to obtain one or more electrical measurements from a selected memory cell. For example, during a read operation, sense amplifiers 108 may be configured to identify an electrical property, such as an electrical potential and/or resistance, associated with a selected memory cell. The electrical property may be indicative of a data value stored by the memory cell. Thus, according to some embodiments, sense amplifiers 108 or another system component as discussed in greater detail below with reference to
Switching logic 200 may include first transmission device 202 which may be configured to selectively couple or decouple local bit line 114 from global bit line 116. Accordingly, global bit line 116 may be driven to one or more potentials, as discussed in greater detail below with reference to Table 1 and Table 2, and may be selectively coupled to various local bit lines, such as local bit line 114, to drive the local bit lines at those one or more potentials. In various embodiments, first transmission device 202 may include one or more other devices which may be configured to control the coupling and decoupling of global bit line 116 and local bit line 114 based on one or more received input signals. For example, first transmission device 202 may include third device 204 and fourth device 206 which may each be transistors. In one example, third device 204 may be a p-type transistor and fourth device 206 may be an n-type transistor. Third device 204 may be configured to be gated by a third input signal received at third input 210. Moreover, fourth device 206 may be configured to be gated by a fourth input signal received at fourth input 208. Thus, the third input signal and the fourth input signal may, in combination, control coupling between global bit line 116 and local bit line 114. Moreover, a signal applied to or represented by each of the third input signal and the fourth input signal may vary or change depending upon the mode or operation being implemented, as will be discussed in greater detail below with reference to Table 1 and Table 2.
Switching logic 200 may further include first device 212 which may be configured to selectively couple or decouple a sense amplifier, which may have associated sense amplifier input 214, with local bit line 114. Accordingly, first device 212 may be configured to couple local bit line 114 with sense amplifier input 214 during a portion of a read operation associated with a memory cell that may be coupled to local bit line 114. In this way, first device 212 may be configured to provide coupling between the memory cell and a sense amplifier coupled to sense amplifier input 214 such that the sense amplifier may obtain one or more measurements from the memory cell. In various embodiments, first device 212 may be a transistor that may be gated by a third signal received at first input 216 associated with first device 212. For example, the third signal may be applied to the gate of the transistor included in first device 212. In this way, a voltage applied to first input 216 may control the coupling and decoupling of the memory cell, local bit line 114, and sense amplifier via controlling operation of first device 212.
Switching logic 200 may further include second device 218 which may be configured to provide a discharge path for local bit line 114 as well as other components of the memory device in which local bit line 114 is implemented. As shown in
Moreover, second device 218, in conjunction with first transmission device 202 and first device 212, may be configured to enable a read operation in a memory unit that may be concurrent with a write operation performed on a different memory unit within the same memory device. For example, a write operation may be performed in a first memory sector and global bit lines may be driven at a high voltage. In this example, first transmission device 202 may be included in a second memory sector that has been selected for a read operation. Accordingly, first transmission device 202 may be configured to decouple global bit line 116 from local bit line 114, first device 212 may be configured to couple local bit line 114 with sense amplifier input 214, and second device 218 may be configured to decouple local bit line 114 from ground terminal 222. In this way, a read operation may be implemented in the second sector while a write operation is performed in the first sector because the second sector is able to drive the local bit lines at the appropriate voltages. Moreover, a third memory sector may be unselected for any operations. In the third memory sector, the global bit line may be decoupled from the local bit lines, the local bit lines may be decoupled from the sense amplifiers, and the local bit lines may be coupled to a system ground.
TABLE 1
Operation
First Unit
Second Unit
GBL
BL
Sense Amp.
1st input
2nd input
3rd input
4th input
No HV
Unselected
Unselected
0
0
0
0
vcc
vcc
0
Selected
Unselected
0
0-1
0-.6
vcc | 0
0 | vcc
vcc
0
Erase
Unselected
Unselected
VPOS
0
0
0
vcc
VPOS
0
Selected
Unselected
VPOS
0-.6
0-.6
vcc | 0
0 | vcc
VPOS
0
Unselected
Selected
VPOS
VPOS
0
0
0
vcc
vcc
Program
Unselected
Unselected
VBL | VNEG
0
0
0
vcc
VBL
VNEG
Selected
Unselected
VBL | VNEG
0-.6
0-.6
vcc | 0
0 | vcc
VBL
VNEG
Unselected
Selected
VBL | VNEG
VBL | VNEG
0
VNEG
VNEG
2*Vtp
0
Table 1 shows several voltages that may be applied to various portions of switching logic to implement various read and/or write operations in different operational modes and according to different selection criteria. As shown in Table 1, voltages may be received from several different sources and have different amplitudes. When values shown are separated by a “|”, it will be appreciated that values on either side identify values for the first and second memory units respectively. In various embodiments, “operation” may identify to a type of memory operation being implemented in a memory unit. For example, an operation may be a low voltage operation or unselected, and may be identified as “no HV”. Furthermore, an operation may be a high voltage operation such as an erase or program operation. Moreover, the first unit and the second unit may be examples of different units that may be undergoing operations in parallel. For example, the first unit may undergo a low voltage operation, such as a read operation, while the second unit may undergo a high voltage operation, such as a write operation. Furthermore, GBL may identify a voltage at a global bit line such as global bit line 116. BL may identify a voltage at a local bit line such as local bit line 114. Moreover, “sense amp.” may identify a voltage at a sense amplifier input such as sense amplifier input 214. Further still, 1st input, 2nd input, 3rd input, and 4th input may refer to inputs such as first input 216, second input 220, third input 210, and fourth input 208 respectively.
In various embodiments, the values shown in Table 1 may represent various voltages or potentials in various different combinations of memory operations. For example, VPOS may represent a positive charge pump potential and VNEG may represent a negative charge pump potential. Moreover, VBL may represent an intermediate voltage that may be generated using an internal digital-to-analog (DAC) converter. Furthermore, vcc may represent a direct current (DC) core supply voltage. Further still, VtP may represent a threshold voltage associated with a portion of a transmission device, such as third device 204 discussed above. In various embodiments, the voltages discussed in Table 1 may be implemented with drain extended devices that may use drain extended transistors. As discussed above, such voltages may be generated using voltage control circuitry and control logic as discussed above and in greater detail below.
In a first mode of operation in which no high voltage operations are being performed on any memory units within the memory device, and read operations are being performed on one or more memory units, a first and second memory unit may receive voltages as described in the first two rows of Table 1. As shown in Table 1, memory units, which may be memory sectors, which are unselected for any operation may be biased to configure transmission devices to decouple the global bit line from the local bit lines, to configure the first devices to decouple the local bit lines from the sense amplifiers, and to configure the second devices to couple the local bit lines to ground. Moreover, memory units undergoing a read operation may be biased to configure transmission devices to decouple the global bit line from the local bit lines, to configure the first devices to couple the local bit lines to the sense amplifiers, and to configure the second devices to decouple the local bit lines from ground. In this way, unselected memory units may be protected from extraneous voltages, and read operations may be performed simultaneously on multiple memory units within the same memory device.
In a second mode of operation in which high voltage operations, such as erase operations, are being performed on one or more memory units within the memory device, a first and second memory unit may receive voltages as described in rows 3-5 of Table 1. As shown in Table 1, memory units, which may be memory sectors, which are unselected for any operation may be biased to configure transmission devices to decouple the global bit line from the local bit lines, to configure the first devices to decouple the local bit lines from the sense amplifiers, and to configure the second devices to couple the local bit lines to ground. In this instance, the global bit lines are charged to VPOS, and the configuration of the switching logic protects the unselected memory cells from damage that may otherwise occur due to the application of VPOS. Furthermore, a memory unit undergoing an erase operation may be biased to configure transmission device to couple the global bit line to the local bit lines, to configure the first devices to decouple the local bit lines from the sense amplifiers, and to configure the second devices to decouple the local bit lines from a system ground. Accordingly, VPOS may be applied to the local bit lines and to the memory cells coupled to the local bit lines within a memory unit undergoing the erase operation.
Moreover, as discussed above, other memory units included in the same memory device may simultaneously undergo read operations in parallel to the erase operation. For example, memory units selected for a read operation may be biased to configure transmission devices to decouple the global bit line from the local bit lines, to configure the first devices to couple the local bit lines to the sense amplifiers, and to configure the second devices to decouple the local bit lines from a system ground. In this way, unselected memory units may be protected from extraneous voltages, and read operations may be performed simultaneously on multiple memory units and concurrent with an erase operation being performed in the same memory device.
In a third mode of operation in which high voltage operations, such as program operations, are being performed on one or more memory units within the memory device, a first and second memory unit may receive voltages as described in rows 6-8 of Table 1. As shown in Table 1, memory units, which may be memory sectors, which are unselected for any operation may be biased to configure transmission devices to decouple the global bit line from the local bit lines, to configure the first devices to decouple the local bit lines from the sense amplifiers, and to configure the second devices to couple the local bit lines to ground. In this instance, the global bit lines are charged to VBL or VNEG, depending on which data value is being programmed into memory cells undergoing the program operations. Accordingly, the configuration of the switching logic protects the unselected memory cells from damage that may otherwise occur due to the application of the high voltages. Furthermore, a memory unit undergoing a program operation may be biased to configure transmission device to couple the global bit line to the local bit lines, to configure the first devices to decouple the local bit lines from the sense amplifiers, and to configure the second devices to decouple the local bit lines from a system ground. Accordingly, VBL or VNEG may be applied to the local bit lines and to the memory cells coupled to the local bit lines within a memory unit undergoing the program operation.
Moreover, as discussed above, other memory units included in the same memory device may simultaneously undergo read operations in parallel to the program operation. For example, memory units selected for a read operation may be biased to configure transmission devices to decouple the global bit line from the local bit lines, to configure the first devices to couple the local bit lines to the sense amplifiers, and to configure the second devices to decouple the local bit lines from a system ground. In this way, unselected memory units may be protected from extraneous voltages, and read operations may be performed simultaneously on multiple memory units and concurrent with a program operation being performed in the same memory device.
TABLE 2
1st
Operation
First Unit
Second Unit
GML
BL
Sense Amp.
input
2nd input
3rd input
4th input
No HV
Unselected
Unselected
0
0
0
0
VDD
VDD
0
Selected
Unselected
0
0-.6
0-.6
VDD | 0
0 | VDD
VDD
0
Erase
Unselected
Unselected
VPOS
0
0
0
VDD
VPOS
0
Selected
Unselected
VPOS
0-.6
0-.6
VDD | 0
0 | VDD
VPOS
0
Unselected
Selected
VPOS
VPOS
0
0
0
0
0
Program
Unselected
Unselected
VBL | VNEG
0
0
0
VDD
VBL
VNEG
Selected
Unselected
VBL | VNEG
0-.6
0-.6
VDD | 0
0 | VDD
VBL
VNEG
Unselected
Selected
VBL | VNEG
VBL | VNEG
0
VNEG
VNEG
0
VDD
Table 2 shows voltages that may be applied to implement various read and/or write operations as similarly discussed above with reference to Table 1. However, as shown in Table 2 some modifications may be made to the voltages to implement thick gate oxide devices. For example, a voltage VDD may be utilized that represents an input/output (I/O) supply voltage. As shown above, vcc might not be used, and instead different implementations of voltages of VDD and “0” may be used to implement the third input signal, the fourth input signal, the first input signal, and the second input signal. As discussed above, such voltages may be generated using voltage control circuitry and control logic as discussed above and in greater detail below.
While Table 1 and Table 2 provide examples of voltages that may be used in various embodiments, it will be appreciated that various other ranges of other suitable voltages may be used as well. Accordingly, the voltages provided in Table 1 and Table 2 are examples of possible voltages, and such examples are not intended to limit the scope of the embodiments described herein.
Accordingly, method 300 may commence with operation 302, during which several addresses associated with memory operations may be received. In various embodiments, the addresses may be addresses that identify one or more memory cells upon which memory operations are to be performed as well as memory units that include those memory cells. For example, the addresses may identify a memory unit address, a row address, and a column address for a read operation to be implemented on a first memory cell in a first memory unit. Moreover, the addresses may further identify a second memory unit address and row address for a write operation to be implemented on a second memory cell in a second memory unit.
Method 300 may proceed to operation 304, during which at least one memory unit may be identified based on the received addresses. In various embodiments, the at least one memory unit identified may be the memory unit upon which the memory operation is to be implemented. As discussed above, a first memory unit may be identified based on the first received memory unit address. Moreover, a second memory unit may be identified based on the second memory unit address. Further still, types of operations associated with each memory unit may be identified. For example, a low voltage or read operation may be identified for the first memory unit based on the type of request being made. Moreover, a high voltage or write operation may be identified for the second memory unit based on the type of request being made. As will be discussed in greater detail below, additional memory units that are unselected, or not selected for any memory operation, may also be identified.
Method 300 may proceed to operation 306, during which switching logic, that may include multiplexers, associated with the identified memory units may be configured. Accordingly, as will be discussed in greater detail below, the switching logic for the memory units may be configured to facilitate the implementation of their respective memory operations. For example, switching logic for a first memory unit may be configured to implement the first memory operation while switching logic for the second memory unit may be configured to implement the second memory operation. Moreover, switching logic for unselected memory units may also be configured. In this way, the first memory unit and the second memory unit may implement their respective memory operations in parallel, and the unselected memory units may be protected from leakage voltages and currents that may be generated by high voltage memory operations.
Method 400 may commence with operation 402, during which several addresses may be received. The addresses may be received from a component, such as a memory controller, and may be received at another component, such as command and control circuitry included in a memory device. As similarly discussed above with reference to
Method 400 may proceed to operation 404, during which it may be determined which memory units are undergoing which type of memory operation, as well as which memory units will remain unselected. In various embodiments, a system component, such as the command and control circuitry, may be configured to identify several memory units based on the received addresses. As discussed above, the received addresses may include memory unit identifiers that identify which memory unit will be associated with which type of operation. The command and control circuitry may be configured to retrieve the memory unit identifiers and determine an operation status, which may be a mode of operation, for each memory unit included in the memory device. For example, the command and control circuitry may have a predetermined list of all memory units, which may be sectors or pages, within the memory device. Based on the received memory unit addresses and the types of memory operations associated with the received memory unit addresses, the command and control circuitry may identify all memory units that will undergo high voltage operations, identify all memory units that will undergo low voltage operations, and all remaining memory units may be identified and designated as unselected. In a specific example, the command and control circuitry may generate a list of all memory units that will undergo read operations, all memory units that will undergo erase operations, all memory units that will undergo program operations, and all memory units that are unselected. In this way, the received addresses may be used to determine an operational mode of each memory unit included in the memory device.
Method 400 may proceed to operation 406, during which memory units identified as unselected may be configured. As discussed above with reference to
Method 400 may proceed to operation 408, during which memory units identified as undergoing high voltage memory operations may be configured. As also discussed above with reference to
In another example, the memory unit may be undergoing a program operation. Thus, command and control circuitry may generate and apply signals to bias multiplexers of the switching logic included in the column multiplexer to couple the global bit lines to the local bit lines, to decouple the local bit lines from the sense amplifiers, and to decouple the local bit lines from a system ground. In this way, a generated voltage, such as VBL or VNEG generated by a DAC and/or a negative voltage pump, may be applied to the local bit lines and to the memory cells coupled to the local bit lines within a memory unit undergoing the program operation.
Method 400 may proceed to operation 410, during which low voltage memory operations may be implemented in the memory units identified as undergoing low voltage memory operations. As additionally discussed above with reference to
Moreover, as discussed above, the low voltage read operations may be implemented concurrently and parallel with the high voltage write operations. Accordingly, each of operations 406, 408, and 410 may be performed in parallel and simultaneously. In this way, the configuring of the unselected memory units, the high voltage memory units, and the low voltage memory units may be performed in parallel. Then, the high voltage operations and the low voltage operations may be implemented in their respective memory units concurrently and in parallel. As discussed in greater detail below, read operations may occupy much less time that write operations. Accordingly, numerous different read operations may be performed in parallel with a single write operation. For example, tens or hundreds of thousands of read operations may be performed in parallel with a single write operation as described above. Accordingly, while method 400 illustrates a single iteration of operation 406 and 410, it will be appreciated that numerous iterations of each operation may be performed during a single iteration of operation 408.
Method 400 may proceed to operation 412, during which it may be determined if other memory operations should be performed. In one example, such a determination may be made based on the addresses received at operation 402, or any other addresses that may have been received since the commencement of method 400. If additional addresses still remain in the received addresses, and have not had associated memory operations implemented, a component, such as the command and control circuitry, may determine that additional memory operations should be performed. If it is determined that additional memory operations should be performed, method 400 may return to operation 404. If no additional addresses remain, and it is determined that additional memory operations should not be performed, method 400 may terminate.
Cycle 510 illustrates a total cycle time taken to implement third read operations 512, followed by second write operation 514, and followed by fourth read operations 516 where fourth read operations 516 are implemented in parallel with second write operation 514. As shown in cycle 510 and as discussed above with regards to the embodiments currently disclosed herein, read operations and write operations may be performed in parallel. Thus, second write operation 514 and fourth read operations 516 may be implemented in parallel and may be started at the same time. Because the memory device does not have to wait for the write operation to complete, the overall cycle time is shorter than the cycle time represented in cycle 502. A savings in cycle time is represented in
In various embodiments, processing system 600 may include processor 604 which may be a type of general purpose or special purpose processing device. For example, in one embodiment the processor can be a processor in a programmable system or controller that further includes a non-volatile memory, such as a Programmable System On a Chip or PSoC™ controller, commercially available from Cypress Semiconductor of San Jose, Calif.
Non-volatile memory 602 may include memory array 102 as discussed above with reference to
In various embodiments, command and control circuitry 624 may be further configured to control row decoder 110 to select a first row of memory array 102 for a program operation by applying a voltage to a first select line in the first row and to deselect a second row of the memory array by applying another voltage to a second select line in the second row. Command and control circuitry 624 may be further configured to control column multiplexer 104 to select a memory cell in the first row for programming by applying a voltage to a first bit line in a first column, and to inhibit an unselected memory cell in the first row from programming by applying another voltage to a second bit line in a second column. Row decoder 110 or column multiplexer 104 may be further configured to apply a voltage to one or more common source lines that may be coupled to memory cells included in memory array 102 as described above.
Although the foregoing concepts have been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. It should be noted that there are many alternative ways of implementing the processes, systems, and devices. Accordingly, the present examples are to be considered as illustrative and not restrictive.
Bettman, Roger, Agrawal, Vineet, Leshner, Samuel
Patent | Priority | Assignee | Title |
10020034, | Sep 10 2015 | LONGITUDE FLASH MEMORY SOLUTIONS LTD | Systems, methods, and devices for parallel read and write operations |
Patent | Priority | Assignee | Title |
5126970, | Apr 06 1990 | NXP B V | Static random access memory with PMOS pass gates |
5894437, | Jan 23 1998 | Hyundai Electronics America | Concurrent read/write architecture for a flash memory |
6014328, | Sep 05 1997 | Mitsubishi Denki Kabushiki Kaisha | Memory cell allowing write and erase with low voltage power supply and nonvolatile semiconductor memory device provided with the same |
6522565, | Dec 26 1997 | Renesas Electronics Corporation | Semiconductor storage device |
6950337, | Nov 29 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Nonvolatile memory device with simultaneous read/write |
7126855, | May 10 1999 | Kabushiki Kaisha Toshiba | Semiconductor device that enables simultaneous read and write/read operation |
7149120, | Jul 05 2002 | CALLAHAN CELLULAR L L C | Combination nonvolatile memory using unified technology with byte, page and block write and simultaneous read and write operations |
7724071, | Jul 25 2005 | MONTEREY RESEARCH, LLC | Voltage boosting device and method for semiconductor device |
8225242, | Sep 24 2002 | INNOVATIVE MEMORY SYSTEMS, INC | Highly compact non-volatile memory and method thereof |
20030021159, | |||
20040095825, | |||
20050226025, | |||
20070177423, | |||
20080080247, | |||
20090147590, | |||
20120063241, | |||
20120147686, | |||
20120181600, | |||
20120195146, | |||
20130219111, | |||
20130264640, | |||
20140071731, | |||
20140198595, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 21 2015 | AGRAWAL, VINEET | Cypress Semiconductor Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 037353 | /0681 | |
Dec 21 2015 | LESHNER, SAMUEL | Cypress Semiconductor Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 037353 | /0681 | |
Dec 22 2015 | Cypress Semiconductor Corporation | (assignment on the face of the patent) | / | |||
Dec 22 2015 | BETTMAN, ROGER | Cypress Semiconductor Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 037353 | /0681 | |
Aug 05 2016 | Cypress Semiconductor Corporation | MORGAN STANLEY SENIOR FUNDING, INC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 039676 | /0237 | |
Dec 29 2017 | Cypress Semiconductor Corporation | MORGAN STANLEY SENIOR FUNDING | CORRECTIVE ASSIGNMENT TO CORRECT THE FOLLOWING NUMBERS 6272046,7277824,7282374,7286384,7299106,7337032,7460920,7519447 PREVIOUSLY RECORDED ON REEL 039676 FRAME 0237 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 047797 | /0854 | |
May 03 2019 | Cypress Semiconductor Corporation | LONGITUDE FLASH MEMORY SOLUTIONS LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 049086 | /0803 | |
May 03 2019 | MORGAN STANLEY SENIOR FUNDING, INC | Cypress Semiconductor Corporation | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 049109 | /0573 | |
May 03 2019 | MORGAN STANLEY SENIOR FUNDING, INC | Spansion LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 049109 | /0573 |
Date | Maintenance Fee Events |
Sep 19 2020 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 10 2024 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 18 2020 | 4 years fee payment window open |
Oct 18 2020 | 6 months grace period start (w surcharge) |
Apr 18 2021 | patent expiry (for year 4) |
Apr 18 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 18 2024 | 8 years fee payment window open |
Oct 18 2024 | 6 months grace period start (w surcharge) |
Apr 18 2025 | patent expiry (for year 8) |
Apr 18 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 18 2028 | 12 years fee payment window open |
Oct 18 2028 | 6 months grace period start (w surcharge) |
Apr 18 2029 | patent expiry (for year 12) |
Apr 18 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |