A semiconductor memory device includes first and second stacked bodies and a conductive body. The first and second stacked bodies are disposed side by side on the conductive layer. The conductive body is provided between the first and second stacked bodies. The first and second stacked bodies each includes a plurality of electrode layers stacked on the conductive layer, a first insulating layer between adjacent electrode layers, a second insulating layer including a first portion and a second portion, and a semiconductor layer extending through the plurality of electrode layers. The first portion is provided between the first insulating layer and one of the adjacent electrode layers. The second portion is separated from the first portion and provided on an end surface of the first insulating layer facing the conductive body. The second insulating layer has a dielectric constant higher than a dielectric constant of the first insulating layer.
|
13. A semiconductor memory device, comprising:
a first stacked body provided on a conductive layer;
a second stacked body disposed side by side with the first stacked body on the conductive layer;
a conductive body provided between the first stacked body and the second stacked body and electrically connected to the conductive layer; and
a first insulating layer provided on the first stacked body and the second stacked body and separated by an end portion of the conductive body,
the first stacked body and the second stacked body each including:
a plurality of electrode layers stacked on the conductive layer,
a semiconductor layer extending through the plurality of electrode layers in a first direction, the first direction being a stacking direction of the plurality of electrode layers, and
a charge storage part provided between the semiconductor layer and at least one electrode layer of the plurality of electrode layers,
the end portion of the conductive body having a width in a second direction wider than a width in the second direction of a portion of the conductive body positioned between the first stacked body and the second stacked body, the second direction being a direction from the first stacked body toward the second stacked body.
1. A semiconductor memory device, comprising:
a first stacked body provided on a conductive layer;
a second stacked body disposed side by side with the first stacked body on the conductive layer; and
a conductive body provided between the first stacked body and the second stacked body and electrically connected to the conductive layer,
the first stacked body and the second stacked body each including:
a plurality of electrode layers stacked on the conductive layer,
a first insulating layer provided between adjacent electrode layers of the plurality of electrode layers,
a second insulating layer including a first portion and a second portion, the first portion being provided between the first insulating layer and one of the adjacent electrode layers, the second portion being separated from the first portion and provided on an end surface of the first insulating layer facing the conductive body, the second insulating layer having a dielectric constant higher than a dielectric constant of the first insulating layer,
a semiconductor layer extending through the plurality of electrode layers and the first insulating layer in a stacking direction of the plurality of electrode layers, and
a charge storage part provided between the semiconductor layer and at least one electrode layer of the plurality of electrode layers.
2. The semiconductor memory device according to
a third insulating layer provided between the conductor body and the plurality of electrode layers and provided between the first insulating layer and the conductive body, the third insulating layer having a dielectric constant smaller than the dielectric constant of the second insulating layer,
the third insulating layer including a portion separating the second portion of the second insulating layer from the first portion of the second insulating layer.
3. The semiconductor memory device according to
4. The semiconductor memory device according to
a plurality of first insulating layers provided between the plurality of electrode layers respectively, wherein
the plurality of electrode layers each includes a metal positioned between adjacent first insulating layers of the plurality of first insulating layers, and a barrier metal positioned between the metal and the first portion of the second insulating layer.
5. The semiconductor memory device according to
6. The semiconductor memory device according to
7. The semiconductor memory device according to
8. The semiconductor memory device according to
9. The semiconductor memory device according to
a fourth insulating layer provided on the first stacked body and the second stacked body and separated by the conductive body,
the fourth insulating layer having a dielectric constant smaller than the dielectric constant of the second insulating layer, and
the second insulating layer further including a third portion positioned between the fourth insulating layer and the conductive body.
10. The semiconductor memory device according to
a fourth insulating layer provided on the first stacked body and the second stacked body and separated by the conductive body; and
a fifth insulating layer positioned between the fourth insulating layer and the conductive body, the fifth insulating layer having a dielectric constant higher than a dielectric constant of the fourth insulating layer.
11. The semiconductor memory device according to
12. The semiconductor memory device according to
the conductive body includes a first portion and a second portion, the first portion including conductive polysilicon, and the second portion including a metal; and
the first portion is positioned between the conductive layer and the second portion.
14. The semiconductor memory device according to
a second insulating layer positioned between the first insulating layer and the end portion of the conductive body, the second insulating layer having a dielectric constant higher than a dielectric constant of the first insulating layer.
15. The semiconductor memory device according to
the conductive body includes a first portion and a second portion, the first portion including conductive polysilicon, and the second portion including a metal;
the first portion is positioned between the conductive layer and the second portion; and
the second portion includes the end portion.
|
This application is based upon and claims the benefit of priority from U.S. Provisional Patent Application 62/296,269 filed on Feb. 17, 2016; the entire contents of which are incorporated herein by reference.
Embodiments are generally related to a semiconductor memory device.
A nonvolatile semiconductor memory device that includes three-dimensionally arranged memory cells is under developing. For example, a NAND semiconductor memory device includes a memory cell array including multiple electrode layers stacked on a substrate, a semiconductor channel extending through the multiple electrode layers, and a source contact body that is provided to be adjacent to the multiple electrode layers and electrically connects the substrate to a source line. To increase the density of the memory cells and enlarge the memory capacity in such a semiconductor memory device, it is necessary to increase the insulation breakdown voltage between the electrode layers and between the source contact and the electrode layers.
According to an embodiment, a semiconductor memory device includes a first stacked body provided on a conductive layer, a second stacked body disposed side by side with the first stacked body on the conductive layer, and a conductive body provided between the first stacked body and the second stacked body and electrically connected to the conductive layer. The first stacked body and the second stacked body each includes a plurality of electrode layers stacked on the conductive layer, a first insulating layer provided between adjacent electrode layers of the plurality of electrode layers, a second insulating layer including a first portion and a second portion, a semiconductor layer extending through the plurality of electrode layers and the first insulating layer in a stacking direction of the plurality of electrode layers, and a charge storage part provided between the semiconductor layer and at least one electrode layer of the plurality of electrode layers. The first portion of the second insulating layer is provided between the first insulating layer and one of the adjacent electrode layers. The second portion of the second insulating layer is separated from the first portion and provided on an end surface of the first insulating layer facing the conductive body. The second insulating layer has a dielectric constant higher than a dielectric constant of the first insulating layer.
Embodiments will now be described with reference to the drawings. The same portions inside the drawings are marked with the same numerals; a detailed description is omitted as appropriate; and the different portions are described. The drawings are schematic or conceptual; and the relationships between the thicknesses and widths of portions, the proportions of sizes between portions, etc., are not necessarily the same as the actual values thereof. The dimensions and/or the proportions may be illustrated differently between the drawings, even in the case where the same portion is illustrated.
There are cases where the dispositions of the components are described using the directions of XYZ axes shown in the drawings. The X-axis, the Y-axis, and the Z-axis are orthogonal to each other. Hereinbelow, the directions of the X-axis, the Y-axis, and the Z-axis are described as an X-direction, a Y-direction, and a Z-direction. Also, there are cases where the Z-direction is described as upward and the direction opposite to the Z-direction is described as downward.
As shown in
The source layer 10 is, for example, a P-type well provided in a silicon substrate (not shown). Also, the source layer 10 may be a polysilicon layer provided on the silicon substrate with an inter-layer insulating layer (not shown) interposed. The electrode layers 20 are metal layers, for example, including tungsten (W). The insulating layers 15 are, for example, silicon oxide layers.
Each of the stacked bodies 100a and 100b includes multiple columnar bodies CL extending in the Z-direction and extending through the multiple electrode layers 20 and the multiple insulating layers 15 (referring to
The semiconductor memory device 1 further includes a source line SL and a conductive body (hereinbelow, a source contact body LI) electrically connected to the source layer 10. The source contact body LI is provided between the stacked body 100a and the stacked body 100b. The source contact body LI is, for example, a metal body having a plate configuration extending in the X-direction and the Z-direction. Also, the source contact body LI is electrically connected to the source line SL via a contact plug Cs. In other words, the source line SL is electrically connected to the source layer 10 via the source contact body LI. For example, the source line SL extends in the Y-direction above the stacked bodies 100a and 100b.
As shown in
For example, a source-side selection transistor STS, memory cells MC, and a drain-side selection transistor STD are provided at the portions where the columnar body CL extending through the multiple electrode layers 20. For example, the selection transistor STS is provided at the portions where the columnar body CL extends through an electrode layer 20b that is the lowermost layer and the electrode layer 20 adjacent thereto. For example, the selection transistor STD is provided at the portions where the columnar body CL extends through the electrode layer 20a that is the uppermost layer and the electrode layer 20 adjacent thereto. The memory cells MC are provided at the portions where the columnar body CL extends through the electrode layers 20 between the selection transistor STS and the selection transistor STD.
The semiconductor layer 30 acts as each channel of the memory cells MC and the selection transistors STS and STD. The electrode layers 20 that are positioned between the selection transistors STS and STD act as control gates of the memory cells MC. Also, a pair of the electrode layers 20a and the electrode layer 20 adjacent thereto and a pair of the electrode layer 20b and the electrode layers 20 adjacent to the electrode layers 20b act respectively as selection gates.
For example, the insulating layer 33 has an ONO structure in which silicon oxide, silicon nitride, and silicon oxide are stacked in order in the direction toward the semiconductor layer 30 from the electrode layers 20. The insulating layer 33 has portions functioning as charge storage parts of the memory cells MC, which are positioned between the semiconductor layer 30 and each of the electrode layers 20.
Thus, the semiconductor memory device 1 includes a NAND string including the selection transistors STS and STD and the multiple memory cells MC arranged along the columnar body CL extending in the Z-direction. For example, to increase the memory capacity of the semiconductor memory device 1, it is effective to increase the number of stacks of the electrode layers 20 and increase the density of the memory cells MC. However, in the case where the thicknesses in the Z-direction of the insulating layers 15 and the electrode layers 20 are set to be thin to increase the density of the memory cells MC, for example, there are cases where the insulation breakdown voltage decreases between the adjacent electrode layers 20. Also, in the case where the spacing between the stacked body 100a and the stacked body 100b is set to be narrower, there are cases where the insulation breakdown voltage decreases between the source contact body LI and the electrode layers 20.
As shown in
The insulating layer 23 may include, for example, a so-called High-k material such as aluminum oxide (Al2O3), hafnium oxide (HfOx), tantalum oxide (TaOx), etc. Also, the insulating layer 23 may include, for example, at least one oxide of Y2O3, La2O3, Gd2O3, Ce2O3, CeO2, ZrO2, TiO2, HfSiO, HfAlO, ZrSiO, ZrAlO, AlSiO, and the like. The insulating layer 23 may be an oxynitride, or an oxide or a nitride including at least one element of Al, La, Hf, Ta, W, Re, Os, Ir, Pt, Au, Hg, Tl, Pb, Bi, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Sc, Ti, V, Cr, Mn, Fe, Co, Ni, Cu, Zn, Ga, Ge, Y, Zr, Nb, Mo, Te, Ru, Rh, Pd, Ag, Cd, In, and Sn.
The insulating layer 23 is positioned between the electrode layer 20 and the columnar body CL and is provided to suppress the movement of the carrier between the charge storage part and the control gate of the memory cell MC. In the formation process of the insulating layer 23 described below, the insulating layer 23 is formed to cover the side surface of the columnar body CL and is formed as a high dielectric constant layer covering the insulating layer 15. Also, the insulation resistance of such a high dielectric constant layer is small, for example, compared to the insulation resistance of a low dielectric constant layer such as a silicon oxide layer, etc. Therefore, in the case where the layer thickness of the insulating layer 15 is reduced, a leakage current IL flowing through the insulating layer 23 increases; and the insulation breakdown voltage is lowered between the adjacent electrode layers 20.
In the embodiment, the insulating layer 23 includes, for example, a first portion 23a positioned between the electrode layer 20 and a surface 15a of the insulating layer 15, and a second portion 23b provided on the end surface 15b of the insulating layer 15. The second portion 23b is provided to be separated from the first portion 23a at a corner 15c where the surface 15a and the end surface 15b of the insulating layer 15 contact. The insulating layer 15 that is exposed between the first portion 23a and the second portion 23b is covered with the insulating layer 17. In other words, the insulating layer 17 separates the second portion 23b from the first portion 23a. Thereby, the leakage path via the insulating layer 23 is broken between the electrode layers 20 adjacent to each other in the Z-direction; and the leakage current IL can be suppressed.
Also, as shown in
Thus, in the embodiment, it is possible to set the insulation breakdown voltage between the adjacent electrode layers 20 and between the source contact body LI and the electrode layers 20 to be higher by separating the first portion 23a of the insulating layer 23 from the second portion 23b. Thereby, it is possible to improve the reliability of the data programming and the data erasure to and from the memory cell MC, for which the high voltage is applied between the electrode layer 20 and the source contact body LI; and higher density may be achieved in the three-dimensional arrangement of the memory cells MC.
A method for manufacturing the semiconductor memory device 1 will now be described with reference to
As shown in
Memory holes MH are made as shown in
As shown in
As shown in
As shown in
As shown in
For example, the insulating layer 23 is formed using ALD (Atomic Layer Deposition), which covers the inner walls of the slits ST and the inner surfaces of the spaces 25s where the insulating layers 25 are removed. Then, the metal layer 50 is deposited in the spaces 25s using CVD, for example. The metal layer 50 includes, for example, a barrier metal 51 and a high-melting-point metal 53 such as tungsten, etc. (see
As shown in
The second portion 23b of the insulating layer 23 remains on the end surface of each of the insulating layer 13 and the insulating layers 15. Further, an insulating layer 23d, which is the third portion of the insulating layer 23, remains on the end surface of each of the insulating layer 27 and an insulating layer 15u that is the uppermost layer of the multiple insulating layers 15.
As shown in
The source line SL (not-shown) is formed on the insulating layer 27 and electrically connected to the source contact body LI via the contact plug Cs (see
The process of removing the metal layer 50 shown in
As shown in
As shown in
In the example, the etching is stopped at the point in time when the metal layers 50a deposited above and below the insulating layers 15 are separated from each other. At this time, a part of the metal layer 50b remains on the end surface 15b of the insulating layer 15; and the portion 23c of the insulating layer 23 is exposed, which is deposited on the corner 15c of the insulating layer 15 on the source contact body LI side
Then, the portion 23c of the insulating layer 23 is selectively removed as shown in
Further, the metal layer 50b that remains on the insulating layer 23 is removed as shown in
A semiconductor memory device 2 shown in
For example, the size of the source contact body LI becomes longer in the Z-direction when the aspect ratio of the stacked body 100 is enlarged by increasing the number of stacks of the electrode layers 20. Therefore, the stress inside the memory cell array becomes large due to the difference between the thermal expansion coefficients of the stacked body 100 and the source contact body LI in the case where the entire source contact body LI is a metal. Thereby, for example, the warp of the wafer on which the semiconductor memory device is formed may become large; and the manufacturing yield may be reduced.
On the other hand, in the case where the entire source contact is polysilicon, the electrical resistance in the Y-direction of the source contact body LI becomes large. Then, different biases are supplied to semiconductor layers 30 respectively via the source layer 10 due to the voltage drop in the Y-direction of the source contact bodies LI. Therefore, there is a risk that the voltage applied between the semiconductor layer 30 and the electrode layers 20 which are the control gates of the memory cells MC may be different in every NAND string and induce malfunctions in the memory cells MC.
Accordingly, it is favorable to suppress the warp of the wafer by using polysilicon in the first portion LIa of the source contact body LI. Further, it is favorable to suppress the increase of the electrical resistance in the entire source contact body LI by using the second portion LIb of metal.
In the embodiment, an insulating layer 41 is provided between the second portion LIb and the insulating layer 17 covering the inner wall of the slit ST (see
A method for manufacturing the semiconductor memory device 2 will now be described with reference to
As shown in
As shown in
The insulating layer 41 may include, for example, a High-k material such as aluminum oxide (Al2O3), hafnium oxide (HfOx), tantalum oxide (TaOx), etc. Also, the insulating layer 41 may include, for example, at least one oxide of Y2O3, La2O3, Gd2O3, Ce2O3, CeO2, ZrO2, TiO2, HfSiO, HfAlO, ZrSiO, ZrAlO, AlSiO, and the like. The insulating layer 41 may be an oxynitride, or an oxide or a nitride including at least one element of Al, La, Hf, Ta, W, Re, Os, Ir, Pt, Au, Hg, Tl, Pb, Bi, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Sc, Ti, V, Cr, Mn, Fe, Co, Ni, Cu, Zn, Ga, Ge, Y, Zr, Nb, Mo, Te, Ru, Rh, Pd, Ag, Cd, In, or Sn.
As shown in
As shown in
As shown in
As shown in
As shown in
A method for manufacturing the semiconductor memory device 3 will now be described with reference to
As shown in
As shown in
Then, the second portion LIb of the source contact body LI is formed in the slit ST after the processes shown in
In the example, the insulating layer 41 and the third portion 23d of the insulating layer 23 suppress the spreading in the X-direction and the −X direction of the upper end of the slit ST in the process of forming the first portion LIa of the source contact body LI in the lower portion of the slit ST by implementing etch-back of the conductive layer 55 (
Thus, in the embodiment, the spreading in the X-direction and the −X direction of the upper end of the slit ST may be suppressed by providing the insulating layer 41 and the third portion 23d of the insulating layer 23 in the upper portion of the slit ST. Thereby, for example, the decrease of the insulation breakdown voltage may be avoided between the second portion LIb of the source contact body LI and the electrode layer 20a which is the uppermost layer of the multiple electrode layers 20 and between the second portion LIb and the contact plug Cb of the bit line BL electrically connected to the memory cell MC of the columnar body CL (one end of the NAND string).
The semiconductor memory device 5 shown in
For example, the upper end LIbt of the second portion LIb is provided above the electrode layer 20a of the uppermost layer to have a desired width WL2 in the X-direction. For example, in the case where the spacing of the adjacent stacked bodies 100 becomes narrow and a width WL3 in the X-direction of the source contact body LI provided between the adjacent stacked bodies 100 is 100 nanometers (nm) or less, the resistance of the source contact body LI increases markedly due to a so-called fine wire effect of the resistivity. To relax the increase of the resistance of the source contact body LI and reduce the electrical resistance of the source contact body LI, it is desirable to set the width WL2 of the upper end LIbt of the second portion LIb to be wider than the width WL3 of the source contact body LI between the adjacent stacked bodies 100.
A method for manufacturing the semiconductor memory device 5 will now be described with reference to
For example,
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
For example, when the third portion 23d of the insulating layer 23 remains between the insulating layer 17 and the insulating layer 27, the third portion 23d of the insulating layer 23 suppresses the spreading of the slit ST in the X-direction and the −X direction (see
In the example, the position of the upper end 55a of the conductive layer 55 is adjusted to be positioned at a prescribed level higher than the electrode layer 20a of the uppermost layer in the process shown in
Further, the insulating layer 61 may be formed after exposing the insulating layer 23d by partially removing the insulating layer 17. Thereby, an insulating layer 65 is formed between the insulating layer 27 and the upper end LIbt of the second portion LIb as shown in
In the example shown in
Thus, while the semiconductor memory devices 1 to 7 are described with reference to
The insulating layer 33 is not limited to an ONO structure and may include a High-k material such as HfOx, Al2O3, TaOx, etc., between the silicon nitride layer and the electrode layers 20. Also, a floating gate that includes silicon or a metal may be disposed between the semiconductor layer 30 and the electrode layers 20 in the memory cells MC.
Further, the insulating layer 33 may include, for example, at least one oxide such as Y2O3, La2O3, Gd2O3, Ce2O3, CeO2, ZrO2, TiO2, HfSiO, HfAlO, ZrSiO, ZrAlO, AlSiO, or the like.
The insulating layer 33 may include an oxide expressed by the chemical formula of AB2O4. Here, A and B are one of Al, Sc, Ti, V, Cr, Mn, Fe, Co, Ni, Cu, Zn, Ga, or Ge. A and B may be the same element or may be different elements. For example, Fe3O4, FeAl2O4, Mn1+xAl2−xO4+y, Co1+xAl2−xO4+y, MnOx, etc., may be used.
The insulating layer 33 may include an oxide expressed by the chemical formula of ABO3. Here, A and B are one of Al, La, Hf, Ta, W, Re, Os, Ir, Pt, Au, Hg, Tl, Pb, Bi, Ce, Pr, Nd, Pm, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, Sc, Ti, V, Cr, Mn, Fe, Co, Ni, Cu, Zn, Ga, Ge, Y, Zr, Nb, Mo, Te, Ru, Rh, Pd, Ag, Cd, In, or Sn. A and B may be the same element or may be different elements. For example, LaAlO3, SrHfO3, SrZrO3, StTiO3, etc., can be used.
The insulating layer 33 may include, for example, at least one oxynitride such as SiON, AlON, YON, LaON, GdON, CeON, TaON, HfON, ZrON, TlON, LaAlON, SrHfON, SrZrON, SrTiON, HfSiON, HfAlON, ZrSiON, ZrAlON, AlSiON, or the like. Also, the insulating layer 33 may include one of the oxynitrides in which a part of the oxygen included in the oxide recited above is replaced with nitrogen.
In the case where the insulating layer 33 has a multilayered structure, it is favorable for each of the insulating layers to be selected from the group consisting of SiO2, SiN, Si3N4, Al2O3, SiON, Ta2O5, TaO2, and SrTiO3. For example, in an insulating layer including silicon such as SiO2, SiN, SiON, etc., the oxygen atomic concentration and the nitrogen atomic concentration each are included to be not less than 1×1018 atoms/cm3; and the barrier heights are mutually different. Also, these insulating layers include a material including impurity atoms forming a defect state, or dots (quantum dots) of a semiconductor or a metal between these insulating layers.
The electrode layers 20, the bit lines BL, and the source line SL may include, for example, WN, Al, Ti, V, Cr, Mn, Fe, Co, Ni, Cu, TlN, WSix, TaSix, PdSix, ErSix, YSix, PtSix, HfSix, NiSix, CoSix, TiSix, VSix, CrSix, MnSix, FeSix, etc.
The electrode layer 20 is, for example, a simple metallic element or a mixture of multiple metallic elements. Also, the electrode layer 20 may include, for example, a silicide, an oxide, or a nitride. The electrode layer 20 may include, for example, Pt, Au, Ag, TiAlN, SrRuO, Ru, RuN, Ir, Ti, V, Cr, Mn, Fe, Co, Ni, Cu, TiN, TaN, LaNiO, Al, PtIrOx, PtRhOx, Rh, TaAIN, SiTiOx, WSix, TaSix, PdSix, PtSix, IrSix, ErSix, YSix, HfSix, NiSix, CoSix, TiSix, VSix, CrSix, MnSix, FeSix, etc. The electrode layer 20 may include a portion that functions as a bonding layer.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention.
Kito, Masaru, Sonehara, Takeshi, Nakamori, Toshiya
Patent | Priority | Assignee | Title |
9929041, | Sep 13 2016 | Kioxia Corporation | Semiconductor device and method for manufacturing same |
Patent | Priority | Assignee | Title |
8779499, | Apr 19 2011 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of manufacturing the same |
8921918, | Oct 25 2010 | Samsung Electronics Co., Ltd. | Three-dimensional semiconductor devices |
8946665, | Jul 11 2012 | SAMSUNG ELECTRONICS CO , LTD | Semiconductor devices and methods of fabricating the same |
20140073099, | |||
20150001460, | |||
20150060992, | |||
20150214242, | |||
20160343657, | |||
JP201294869, | |||
JP201422729, | |||
JP2015142133, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 16 2016 | Kabushiki Kaisha Toshiba | (assignment on the face of the patent) | / | |||
Oct 31 2016 | SONEHARA, TAKESHI | Kabushiki Kaisha Toshiba | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 040758 | /0287 | |
Nov 08 2016 | KITO, MASARU | Kabushiki Kaisha Toshiba | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 040758 | /0287 | |
Nov 08 2016 | NAKAMORI, TOSHIYA | Kabushiki Kaisha Toshiba | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 040758 | /0287 | |
Jul 13 2017 | Kabushiki Kaisha Toshiba | TOSHIBA MEMORY CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043355 | /0058 | |
Aug 01 2018 | TOSHIBA MEMORY CORPORATION | K K PANGEA | MERGER SEE DOCUMENT FOR DETAILS | 055659 | /0471 | |
Aug 01 2018 | K K PANGEA | TOSHIBA MEMORY CORPORATION | CHANGE OF NAME AND ADDRESS | 055669 | /0401 | |
Oct 01 2019 | TOSHIBA MEMORY CORPORATION | Kioxia Corporation | CHANGE OF NAME AND ADDRESS | 055669 | /0001 |
Date | Maintenance Fee Events |
Oct 02 2020 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 11 2020 | 4 years fee payment window open |
Jan 11 2021 | 6 months grace period start (w surcharge) |
Jul 11 2021 | patent expiry (for year 4) |
Jul 11 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 11 2024 | 8 years fee payment window open |
Jan 11 2025 | 6 months grace period start (w surcharge) |
Jul 11 2025 | patent expiry (for year 8) |
Jul 11 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 11 2028 | 12 years fee payment window open |
Jan 11 2029 | 6 months grace period start (w surcharge) |
Jul 11 2029 | patent expiry (for year 12) |
Jul 11 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |