An integrated circuit structure includes a semiconductor substrate having a front surface and a back surface; a conductive via passing through the semiconductor substrate; and a metal feature on the back surface of the semiconductor substrate. The metal feature includes a metal pad overlying and contacting the conductive via, and a metal line over the conductive via. The metal line includes a dual damascene structure. The integrated circuit structure further includes a bump overlying the metal line.
|
7. An integrated circuit structure comprising:
a semiconductor substrate;
an active device on a front surface of the semiconductor substrate;
a through-substrate via (TSV) extending at least partially through the semiconductor substrate;
a first metal feature at a back surface of the semiconductor substrate and electrically connected to the TSV, wherein all horizontal dimensions of the first metal feature are greater than respective horizontal dimensions of the TSV, and wherein the back surface is opposite the front surface of the semiconductor substrate, wherein a surface of the first metal feature opposite the TSV is substantially level with the back surface of the semiconductor substrate; and
a second metal feature on the back surface of the semiconductor substrate, wherein the second metal feature comprises a dual damascene structure.
1. An integrated circuit structure comprising:
a semiconductor substrate having a front surface and a back surface opposite the front surface;
a conductive via in the semiconductor substrate;
a first metal feature extending from the back surface of the semiconductor substrate into the semiconductor substrate and contacting the conductive via, wherein a surface of the first metal feature opposite the conductive via is substantially level with the back surface of the semiconductor substrate, wherein the conductive via is disposed between the first metal feature and the front surface of the semiconductor substrate in a plane, wherein the plane is perpendicular to the front surface of the semiconductor substrate;
a bump overlying and electrically connected to the first metal feature; and
a second metal feature formed between the first metal feature and the bump, wherein the second metal feature comprises a dual damascene structure.
13. An integrated circuit structure comprising:
a semiconductor substrate comprising an active device at a front surface of the semiconductor substrate;
an interconnect structure at the front surface of the semiconductor substrate;
a conductive via in the semiconductor substrate;
a first metal feature in the semiconductor substrate and electrically connected to the conductive via, wherein the first metal feature extends from a back surface of the semiconductor substrate into the semiconductor substrate, wherein the back surface is opposite the front surface of the semiconductor substrate;
a second metal feature adjacent the first metal feature extending from the back surface of the semiconductor substrate into the semiconductor substrate, wherein the second metal feature is a redistribution line, wherein the second metal feature is disposed outside of a region of the semiconductor substrate, wherein the region of the semiconductor substrate is bounded by a first line extending along a first sidewall of the conductive via and a second line extending along a second sidewall of the conductive via opposite the first sidewall, and wherein a portion of the semiconductor substrate is disposed between the first metal feature and the second metal feature; and
a third metal feature on the first metal feature, wherein the third metal feature comprises a dual damascene structure.
2. The integrated circuit structure of
3. The integrated circuit structure of
4. The integrated circuit structure of
a conductive barrier layer contacting the conductive via; and
a copper-containing metallic material over the conductive barrier layer.
5. The integrated circuit structure of
6. The integrated circuit structure of
8. The integrated circuit structure of
9. The integrated circuit structure of
10. The integrated circuit structure of
11. The integrated circuit structure of
12. The integrated circuit structure of
14. The integrated circuit structure of
15. The integrated circuit structure of
16. The integrated circuit structure of
17. The integrated circuit structure of
18. The integrated circuit structure of
|
This application is a divisional of U.S. Ser. No. 12/832,019, filed Jul. 7, 2010 which claims the benefit of U.S. Provisional Application No. 61/244,773 filed on Sep. 22, 2009, entitled “Wafer Backside Interconnect Structure Connected to TSVs,” which applications are hereby incorporated herein by reference.
This disclosure relates generally to integrated circuit structures, and more particularly to interconnect structures formed on the backside of wafers and connected to through-substrate vias.
The semiconductor industry has experienced continuous rapid growth due to constant improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, allowing more components to be integrated into a given chip area.
These integration improvements are essentially two-dimensional (2D) in nature, in that the volume occupied by the integrated components is essentially on the surface of the semiconductor wafer. Although dramatic improvements in lithography have resulted in considerable improvements in 2D integrated circuit formation, there are physical limitations to the density that can be achieved in two dimensions. One of these limitations is the minimum size needed to make these components. Also, when more devices are put into one chip, more complex designs are required.
An additional limitation comes from the significant increase in the number and lengths of interconnections between devices as the number of devices increases. When the number and the lengths of interconnections increase, both circuit RC delay and power consumption increase.
Among the efforts for resolving the above-discussed limitations, three-dimensional integrated circuit (3D IC) and stacked dies are commonly used. Through-substrate vias (TSVs) are thus used in 3D ICs and stacked dies for connecting dies. In this case, TSVs are often used to connect the integrated circuits on a die to the backside of the die. In addition, TSVs are also used to provide short grounding paths for grounding the integrated circuits through the backside of the die, which may be covered by a grounded metallic film.
Since the bonding of chips comprising TSVs requires relatively large pitch between TSVs, the location of the TSVs is restricted and the distance between the TSVs needs to be big enough to allow room for, for example, solder balls. In addition, with the existing methods for forming wafer backside structures, it is impossible to route the electrical connection of TSVs to locations far away from the respective TSVs.
In accordance with one aspect of the embodiment, an integrated circuit structure includes a semiconductor substrate having a front surface and a back surface; a conductive via passing through the semiconductor substrate; and a metal feature on the back surface of the semiconductor substrate. The metal feature includes a metal pad overlying and contacting the conductive via, and a metal line over the conductive via. The metal line includes a dual damascene structure. The integrated circuit structure further includes a bump overlying the metal line.
Other embodiments are also disclosed.
For a more complete understanding of the disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
A novel backside connection structure connected to through-substrate vias (TSVs) and the method of forming the same are provided. The intermediate stages of manufacturing an embodiment are illustrated. The variations of the embodiment are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Referring to
TSV 20 is formed in substrate 10, and extends from the front side 10f into substrate 10. In an embodiment, as shown in
Referring to
Referring to
Referring to
Referring to
Referring to
The embodiments have several advantageous features. By forming backside interconnect structures using dual damascene processes, multiple interconnect layers may be stacked to provide a great routing ability. By recessing substrates to form metal pads (36-2 in
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the invention.
Shue, Shau-Lin, Chiou, Wen-Chih, Chen, Ming-Fa
Patent | Priority | Assignee | Title |
11574819, | Apr 28 2017 | Samsung Electronics Co., Ltd. | Semiconductor device and method for manufacturing the same |
11637058, | Apr 29 2020 | Samsung Electronics Co., Ltd. | Interconnection structure and semiconductor package including the same |
Patent | Priority | Assignee | Title |
5391917, | May 10 1993 | International Business Machines Corporation | Multiprocessor module packaging |
5426072, | Jan 21 1993 | Hughes Aircraft Company | Process of manufacturing a three dimensional integrated circuit from stacked SOI wafers using a temporary silicon substrate |
5510298, | Sep 12 1991 | Texas Instruments Incorporated | Method of interconnect in an integrated circuit |
5646067, | Jun 05 1995 | INTERSIL AMERICAS LLC | Method of bonding wafers having vias including conductive material |
5767001, | May 05 1993 | Polaris Innovations Limited | Process for producing semiconductor components between which contact is made vertically |
5998292, | Nov 12 1997 | GLOBALFOUNDRIES Inc | Method for making three dimensional circuit integration |
6034436, | Nov 28 1996 | LONGITUDE SEMICONDUCTOR S A R L | Semiconductor device having an improved through-hole structure |
6184060, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6322903, | Dec 06 1999 | Invensas Corporation | Package of integrated circuits and vertical integration |
6417087, | Dec 16 1999 | Bell Semiconductor, LLC | Process for forming a dual damascene bond pad structure over active circuitry |
6448168, | Sep 30 1997 | Intel Corporation | Method for distributing a clock on the silicon backside of an integrated circuit |
6451684, | Jul 21 1998 | Samsung Electronics Co., Ltd. | Semiconductor device having a conductive layer side surface slope which is at least 90°C and method for manufacturing the same |
6465892, | Apr 13 1999 | Renesas Electronics Corporation | Interconnect structure for stacked semiconductor device |
6472293, | Apr 13 1999 | Renesas Electronics Corporation | Method for manufacturing an interconnect structure for stacked semiconductor device |
6498381, | Feb 22 2001 | Invensas Corporation | Semiconductor structures having multiple conductive layers in an opening, and methods for fabricating same |
6538333, | Jun 16 2000 | Chartered Semiconductor Manufacturing Ltd. | Three dimensional IC package module |
6599778, | Dec 19 2001 | GLOBALFOUNDRIES U S INC | Chip and wafer integration process using vertical connections |
6639303, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6664129, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6693361, | Dec 06 1999 | Invensas Corporation | Packaging of integrated circuits and vertical integration |
6740582, | Oct 29 1996 | Invensas Corporation | Integrated circuits and methods for their fabrication |
6764950, | Apr 05 2000 | Renesas Electronics Corporation | Fabrication method for semiconductor integrated circuit device |
6770528, | Jul 01 1999 | Renesas Electronics Corporation | Method of forming a data-storing capacitive element made in an insulating film on a semiconductor substrate |
6800930, | Jul 31 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies |
6838774, | Apr 11 2002 | Interlocking conductor method for bonding wafers to produce stacked integrated circuits | |
6841883, | Mar 31 2003 | Round Rock Research, LLC | Multi-dice chip scale semiconductor components and wafer level methods of fabrication |
6873054, | Apr 24 2002 | ADVANCED INTERCONNECT SYSTEMS LIMITED | Semiconductor device and a method of manufacturing the same, a circuit board and an electronic apparatus |
6882030, | Oct 29 1996 | Invensas Corporation | Integrated circuit structures with a conductor formed in a through hole in a semiconductor substrate and protruding from a surface of the substrate |
6897125, | Sep 17 2003 | TAHOE RESEARCH, LTD | Methods of forming backside connections on a wafer stack |
6908856, | Apr 03 2003 | INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM IMEC | Method for producing electrical through hole interconnects and devices made thereof |
6914336, | Jan 25 2000 | NEC Electronics Corporation | Semiconductor device structure and method for manufacturing the same |
6924551, | May 28 2003 | Intel Corporation | Through silicon via, folded flex microelectronic package |
6962867, | Jul 31 2002 | MicronTechnology, Inc. | Methods of fabrication of semiconductor dice having back side redistribution layer accessed using through-silicon vias and assemblies thereof |
6962872, | Dec 09 2002 | GLOBALFOUNDRIES U S INC | High density chip carrier with integrated passive devices |
7015581, | Nov 21 2003 | GLOBALFOUNDRIES U S INC | Low-K dielectric material system for IC application |
7030481, | Dec 09 2002 | GLOBALFOUNDRIES U S INC | High density chip carrier with integrated passive devices |
7049170, | Dec 17 2003 | Invensas Corporation | Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities |
7053465, | Nov 28 2000 | Texas Instruments Incorporated | Semiconductor varactor with reduced parasitic resistance |
7060601, | Dec 17 2003 | Invensas Corporation | Packaging substrates for integrated circuits and soldering methods |
7071546, | Mar 12 2003 | Alfred E. Mann Foundation for Scientific Research | Space-saving packaging of electronic circuits |
7111149, | Jul 07 2003 | Intel Corporation | Method and apparatus for generating a device ID for stacked devices |
7122912, | Jan 28 2004 | Renesas Electronics Corporation | Chip and multi-chip semiconductor device using thereof and method for manufacturing same |
7157787, | Feb 20 2002 | Intel Corporation | Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices |
7186343, | Oct 09 1988 | Zenon Technology Partnership | Cyclic aeration system for submerged membrane modules |
7186643, | Mar 15 2001 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Barrier-metal-free copper damascene technology using atomic hydrogen enhanced reflow |
7193308, | Sep 26 2003 | ADVANCED INTERCONNECT SYSTEMS LIMITED | Intermediate chip module, semiconductor device, circuit board, and electronic device |
7224063, | Jun 01 2001 | GLOBALFOUNDRIES U S INC | Dual-damascene metallization interconnection |
7262495, | Oct 07 2004 | VALTRUS INNOVATIONS LIMITED | 3D interconnect with protruding contacts |
7297574, | Jun 17 2005 | Polaris Innovations Limited | Multi-chip device and method for producing a multi-chip device |
7300857, | Sep 02 2004 | Round Rock Research, LLC | Through-wafer interconnects for photoimager and memory wafers |
7335972, | Nov 13 2003 | National Technology & Engineering Solutions of Sandia, LLC | Heterogeneously integrated microsystem-on-a-chip |
7354798, | Dec 20 2002 | International Business Machines Corporation | Three-dimensional device fabrication method |
7355273, | Jul 31 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, methods |
7358180, | Mar 08 2004 | Fujitsu Semiconductor Limited | Method of forming wiring structure and semiconductor device |
7514775, | Oct 09 2006 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stacked structures and methods of fabricating stacked structures |
7528068, | Mar 31 2004 | Renesas Electronics Corporation | Method for manufacturing semiconductor device |
7541677, | Mar 31 2004 | Renesas Electronics Corporation | Semiconductor device comprising through-electrode interconnect |
7544605, | Nov 21 2006 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method of making a contact on a backside of a die |
7772081, | Sep 17 2008 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Semiconductor device and method of forming high-frequency circuit structure and method thereof |
7772116, | Sep 01 2005 | Round Rock Research, LLC | Methods of forming blind wafer interconnects |
7800238, | Jun 27 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Surface depressions for die-to-die interconnects and associated systems and methods |
7816227, | May 16 2007 | Taiwan Semiconductor Manufacturing Company, Ltd. | Tapered through-silicon via structure |
7855455, | Sep 26 2008 | GLOBALFOUNDRIES U S INC | Lock and key through-via method for wafer level 3 D integration and structures produced |
7863187, | Sep 01 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Microfeature workpieces and methods for forming interconnects in microfeature workpieces |
7915710, | Aug 01 2007 | Samsung Electronics Co., Ltd. | Method of fabricating a semiconductor device, and semiconductor device with a conductive member extending through a substrate and connected to a metal pattern bonded to the substrate |
7919835, | Dec 17 2007 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
7968460, | Jun 19 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor with through-substrate interconnect |
7969016, | Jun 22 2007 | Industrial Technology Research Institute | Self-aligned wafer or chip structure, and self-aligned stacked structure |
7973415, | Jun 06 2007 | Renesas Electronics Corporation | Manufacturing process and structure of through silicon via |
7999320, | Dec 23 2008 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | SOI radio frequency switch with enhanced signal fidelity and electrical isolation |
8026592, | Aug 18 2008 | Samsung Electronics Co., Ltd. | Through-silicon via structures including conductive protective layers |
8034704, | Dec 06 2006 | Sony Corporation | Method for manufacturing semiconductor device and semiconductor device |
8058708, | Aug 24 2007 | HONDA MOTOR CO , LTD | Through hole interconnection structure for semiconductor wafer |
8097961, | Dec 21 2007 | MONTEREY RESEARCH, LLC | Semiconductor device having a simplified stack and method for manufacturing thereof |
8097964, | Dec 29 2008 | Texas Instruments Incorporated | IC having TSV arrays with reduced TSV induced stress |
8174124, | Apr 08 2010 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dummy pattern in wafer backside routing |
8193092, | Jul 31 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor devices including a through-substrate conductive member with an exposed end and methods of manufacturing such semiconductor devices |
8247322, | Mar 01 2007 | Taiwan Semiconductor Manufacturing Co., Ltd. | Via/contact and damascene structures and manufacturing methods thereof |
8264077, | Dec 29 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Backside metal of redistribution line with silicide layer on through-silicon via of semiconductor chips |
8294261, | Jan 29 2010 | Texas Instruments Incorporated | Protruding TSV tips for enhanced heat dissipation for IC devices |
8399354, | Jan 13 2009 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-silicon via with low-K dielectric liner |
8466059, | Mar 30 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-layer interconnect structure for stacked dies |
8513119, | Dec 10 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming bump structure having tapered sidewalls for stacked dies |
8513778, | May 26 2008 | LAPIS SEMICONDUCTOR CO , LTD | Semiconductor device |
20020084513, | |||
20020113321, | |||
20020182855, | |||
20030148600, | |||
20040048459, | |||
20040188822, | |||
20040245623, | |||
20040248398, | |||
20050009329, | |||
20050194691, | |||
20050200025, | |||
20050221601, | |||
20050233581, | |||
20060273465, | |||
20060289968, | |||
20070032061, | |||
20070045780, | |||
20070049016, | |||
20070069364, | |||
20070080457, | |||
20080054444, | |||
20080136023, | |||
20080211106, | |||
20090014843, | |||
20090032960, | |||
20090032966, | |||
20090051012, | |||
20090057909, | |||
20090072397, | |||
20090149023, | |||
20090152602, | |||
20090250739, | |||
20090269905, | |||
20090283898, | |||
20090315184, | |||
20100013060, | |||
20100032811, | |||
20100038800, | |||
20100078770, | |||
20100090318, | |||
20100105169, | |||
20100127394, | |||
20100140752, | |||
20100140805, | |||
20100164117, | |||
20100171197, | |||
20100171226, | |||
20100176494, | |||
20100178761, | |||
20100330798, | |||
20110049706, | |||
20110068466, | |||
20110165776, | |||
20110186990, | |||
20110233785, | |||
20110241217, | |||
20110318917, | |||
20130001799, | |||
20130075898, | |||
20130299992, | |||
CN101752336, | |||
JP2009004730, | |||
JP2009147218, | |||
KR1020060054688, | |||
KR1020060054689, | |||
KR1020060054690, | |||
KR20080101635, | |||
TW200737551, | |||
TW200910557, | |||
TW201036106, | |||
TW531892, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 03 2014 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / | |||
Jun 20 2023 | Taiwan Semiconductor Manufacturing Company Limited | ADVANCED MANUFACTURING INNOVATIONS INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 064180 | /0278 |
Date | Maintenance Fee Events |
Sep 28 2020 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 06 2025 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 25 2020 | 4 years fee payment window open |
Jan 25 2021 | 6 months grace period start (w surcharge) |
Jul 25 2021 | patent expiry (for year 4) |
Jul 25 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 25 2024 | 8 years fee payment window open |
Jan 25 2025 | 6 months grace period start (w surcharge) |
Jul 25 2025 | patent expiry (for year 8) |
Jul 25 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 25 2028 | 12 years fee payment window open |
Jan 25 2029 | 6 months grace period start (w surcharge) |
Jul 25 2029 | patent expiry (for year 12) |
Jul 25 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |