tunneling field-effect transistors including silicon, germanium or silicon germanium channels and III-N source regions are provided for low power operations. A broken-band heterojunction is formed by the source and channel regions of the transistors. Fabrication methods include selective anisotropic wet-etching of a silicon substrate followed by epitaxial deposition of III-N material and/or germanium implantation of the substrate followed by the epitaxial deposition of the III-N material.
|
1. A tunneling field-effect transistor comprising:
a crystalline si substrate where x is 0, 1 or between 0 and 1;
a source region comprised of an epitaxial n-type III-N material including InGaN, the source region comprising an epitaxial layer adjoining a (111) surface of the crystalline sixGe1-x substrate;
a p-type drain region;
a p-type sixGe1-x channel region comprised of a portion of the crystalline sixGe1-x substrate and operatively associated with the source and drain regions and forming a broken-band heterojunction with the source region, wherein x is 0, 1, or between 0 and 1, the n-type, III-N material has an electron affinity larger than the hole affinity of the channel region, and the drain region has a higher p-type conductivity than the channel region;
a gate electrode, and
a gate dielectric layer between the gate electrode and the channel region.
10. A method of fabricating a tunneling field-effect transistor comprising:
obtaining a crystalline sixGe1-x substrate, wherein x is 0, 1 or between 0 and 1, the substrate having a top surface and a mask adjoining the top surface;
patterning the mask to form one or more openings within the mask;
anisotropically etching one or more recesses within the top surface of the substrate and aligned with the openings in the mask;
epitaxially growing a III-N source region having n-type conductivity on the substrate and within the one or more recesses;
removing the mask;
forming a channel region having p-type conductivity from the substrate, a broken-band heterojunction being formed between the source region and the channel region;
forming a drain region having p-type conductivity operatively associated with the channel region, the drain region having greater p-type conductivity than the channel region;
forming a gate dielectric layer on the substrate and adjoining the channel region, and
forming a gate electrode over the gate dielectric layer.
2. The tunneling field-effect transistor of
3. The tunneling field-effect transistor of
4. The tunneling field-effect transistor of
7. The tunneling field-effect transistor of
8. The tunneling field-effect transistor of
9. The tunneling field-effect transistor of
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
17. The method of
18. The method of
|
This application is a continuation of U.S. patent application Ser. No. 14/311,401 filed Jun. 23, 2014, the complete disclosure of which is expressly incorporated herein by reference in its entirety for all purposes.
The present disclosure relates to tunneling field-effect transistors and the fabrication of tunneling field-effect transistors.
Field-effect transistors include source, drain and gate structures. A biasing voltage applied across gate and source terminals allows the flow of charge carriers, namely electrons or holes, between source and drain. Tunneling field-effect transistors (TFETs) are characterized by oppositely doped source and drain regions. Band-to-band tunneling is caused upon application of a sufficient gate bias. TFET structures including strained Ge/SiGe heterojunctions on silicon as well as those based on group III-V materials have been disclosed.
Tunneling field-effect transistors are of interest for low-power operations due to their potential to achieve a sub-60 mV/decade subthreshold slope. A broken-gap heterojunction source is employed to achieve such a steep subthreshold slope in some TFETs.
In accordance with the principles discussed herein, tunneling field-effect transistors and methods relating to such transistors are provided.
A tunneling field-effect transistor is disclosed that includes a source region comprised of an epitaxial n-type III-N material, a p-type drain region, and a p-type SixGe1-x channel region operatively associated with the source and drain regions, wherein x is between 0 and 1. The n-type, III-N material has an electron affinity larger than the hole affinity of the channel region and a broken-band heterojunction is formed by the source and channel regions. The transistor further includes a gate electrode and a gate dielectric layer between the gate electrode and the channel region.
A method of fabricating a tunneling field-effect transistor is provided that includes obtaining a crystalline SixGe1-x substrate, wherein x is between 0 and 1, the crystalline SixGe1-x substrate having a top surface and a mask adjoining the top surface. The mask is patterned to form one or more openings within the mask. One or more recesses are anisotropically etched within the top surface of the substrate. The recesses are aligned with the openings in the mask. A III-N source region having n-type conductivity is grown epitaxially on the substrate within the one or more recesses. The mask is removed. A channel region having p-type conductivity is formed from the substrate, a broken-band heterojunction being formed between the source region and the channel region. A drain region having p-type conductivity and operatively associated with the channel region is formed. The method further includes forming a gate dielectric layer on the substrate and adjoining the channel region and forming a gate electrode over the gate dielectric layer.
As used herein, “facilitating” an action includes performing the action, making the action easier, helping to carry the action out, or causing the action to be performed. Thus, by way of example and not limitation, instructions executing on one processor might facilitate an action carried out by instructions executing on a remote processor, by sending appropriate data or commands to cause or aid the action to be performed. For the avoidance of doubt, where an actor facilitates an action by other than performing the action, the action is nevertheless performed by some entity or combination of entities.
Substantial beneficial technical effects are provided by the exemplary structures and methods disclosed herein. For example, one or more embodiments may provide one or more of the following advantages:
These and other features and advantages of the disclosed methods and structures will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
Tunneling field-effect transistors (TFETs) are disclosed that include crystalline silicon and/or germanium-containing channels and III-N source regions. The electron affinity of the III-N material comprising the source regions of such transistors is greater than the hole affinity of the channel material.
A monocrystalline silicon substrate can be processed using known device fabrication processes to form the relatively heavily doped drain region 36 in the semiconductor layer. In one or more exemplary embodiments, boron doping (greater than 1×1018 cm−3) may be provided at selected areas of the substrate during fabrication of an SOI wafer to form drain regions for tunneling field effect transistors formed thereon. Ion implantation conducted through a patterned mask can be employed to form each doped drain region 36. The drain region 36 is between a few nanometers to one micron in depth in a monocrystalline silicon layer in one or more embodiments and is more heavily doped than the adjoining channel region, therefore having higher (p-type) conductivity. Alternatively, the drain region 36 can be formed from materials that are different from those employed to form the channel region 32. If the drain region is grown on the substrate rather than formed via implantation of acceptor atoms, the appropriate impurities can be incorporated within the drain region during deposition.
The source region 34 of the transistor 30 is an n-type III-N material. In one or more exemplary embodiments, the III-N material is InGaN. In other embodiments, the III-N material is GaN. AlGaN is a further alternative, but thickness optimization is required as it has a higher bandgap than InGaN. As discussed below, InGaN is well suited for use in TFETs as described herein by employing selected molar fractions of indium and gallium. The electron affinity of the III-N material is greater than the hole affinity of the channel material (Si, SiGe, or Ge) of the transistor. The term “hole affinity” is defined as the sum of electron affinity and bandgap. Electron affinity is the energy obtained by moving an electron from a vacuum just outside a semiconductor to the bottom of the conduction band just inside the semiconductor. The source material has n-type conductivity. A broken-band heterojunction is formed between the source and channel regions. It will be appreciated that multiple TFETs as well as other types of transistors are optionally formed on the same substrate. Such devices would be physically isolated during the fabrication process. Device isolation is obtained by a selective etch of the semiconductor layer from which the channel region and, in some embodiments, the drain region of the TFET is formed. Electrically conductive contacts (not shown) are formed on the source and drain regions in one or more embodiments.
A gate stack 38 includes a gate electrode 40 and a gate dielectric layer 42. Materials such as silicon dioxide or high-k materials such as HfO2 or Al2O3 can be employed as gate dielectric layers. The gate dielectric layer can, in some embodiments, comprise layers of both high-k and low-k dielectric materials. Gate electrodes can be deposited by PVD, ALD, CVD or other processes known to those of skill in the art. The gate electrodes may be comprised of metals such as TiN, TaN, Al, W Au, Ag, or a combination of such metals. Gate electrode layers may also include a polysilicon layer located on top of a metal material, whereby the top of the polysilicon layer may be silicided. Metal electrodes (not shown) forming source and drain contacts are deposited on the elements shown in
Operation of a tunneling field-effect transistor 30 as described above is illustrated schematically by the energy band diagrams shown in
Once the III-N source region has been formed within the substrate as described above with respect to
The principles relating to the use of a broken band heterojunction between a n-type III-N source material and a p-type SixGe1-x channel material are applicable to tunneling field-effect transistors having a variety of physical configurations including but not limited to FinFET transistors, raised source/drain transistors and gate all-around (GAA) transistors.
Given the discussion thus far and with reference to the exemplary embodiments discussed above and the drawings, it will be appreciated that, in general terms, an exemplary tunneling field-effect transistor is provided that includes a a source region comprised of an epitaxial n-type III-N material, a p-type drain region, and a p-type SixGe1-x channel region operatively associated with the source and drain regions, wherein x is between 0 and 1. An exemplary transistor 30 having a III-N source region 34, a p-type drain region 36, and a p-type SixGe1-x channel region 32 is shown in
An exemplary method of fabricating a tunneling field-effect transistor includes obtaining a crystalline SixGe1-x substrate, wherein x is between 0 and 1, the crystalline SixGe1-x substrate having a top surface and a mask adjoining the top surface. The mask is patterned to form one or more openings within the mask. One or more recesses are anisotropically etched within the top surface of the substrate. The recesses are aligned with the openings in the mask, such as shown in
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. Terms such as “above”, “below”, “top” and “bottom” are generally employed to indicate relative positions as opposed to relative elevations unless otherwise indicated. It should also be noted that, in some alternative implementations, the steps of the exemplary methods may occur out of the order noted in the figures. For example, two steps shown in succession may, in fact, be executed substantially concurrently, or certain steps may sometimes be executed in the reverse order, depending upon the functionality involved.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
Shahrjerdi, Davood, Hekmatshoartabari, Bahman, Basu, Anirban
Patent | Priority | Assignee | Title |
10096711, | Jun 23 2014 | International Business Machines Corporation | Silicon-containing, tunneling field-effect transistor including III-N source |
Patent | Priority | Assignee | Title |
5879996, | Sep 18 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Silicon-germanium devices for CMOS formed by ion implantation and solid phase epitaxial regrowth |
7592213, | Dec 29 2005 | Intel Corporation | Tensile strained NMOS transistor using group III-N source/drain regions |
8044409, | Aug 11 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | III-nitride based semiconductor structure with multiple conductive tunneling layer |
8309988, | Mar 26 2009 | FURUKAWA ELECTRIC CO , LTD | Field effect transistor |
8373204, | Oct 30 2009 | IMEC | Semiconductor device and method of manufacturing thereof |
8519438, | Apr 23 2008 | TRANSPHORM TECHNOLOGY, INC | Enhancement mode III-N HEMTs |
9425312, | Jun 23 2014 | International Business Machines Corporation | Silicon-containing, tunneling field-effect transistor including III-N source |
20020076871, | |||
20070155063, | |||
20100163845, | |||
20110049568, | |||
20110266513, | |||
20120068157, | |||
20120187376, | |||
20130092958, | |||
20130093497, | |||
20130105763, | |||
20130221366, | |||
20130292698, | |||
20140015009, | |||
20140103359, | |||
20150372141, | |||
20160181424, | |||
20160268401, | |||
JP2010219384, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 19 2014 | BASU, ANIRBAN | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039369 | /0204 | |
Jun 19 2014 | HEKMATSHOARTABARI, BAHMAN | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039369 | /0204 | |
Jun 20 2014 | SHAHRJERDI, DAVOOD | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039369 | /0204 | |
Aug 08 2016 | International Business Machines Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 17 2021 | REM: Maintenance Fee Reminder Mailed. |
Nov 01 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 26 2020 | 4 years fee payment window open |
Mar 26 2021 | 6 months grace period start (w surcharge) |
Sep 26 2021 | patent expiry (for year 4) |
Sep 26 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 26 2024 | 8 years fee payment window open |
Mar 26 2025 | 6 months grace period start (w surcharge) |
Sep 26 2025 | patent expiry (for year 8) |
Sep 26 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 26 2028 | 12 years fee payment window open |
Mar 26 2029 | 6 months grace period start (w surcharge) |
Sep 26 2029 | patent expiry (for year 12) |
Sep 26 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |