A signal driver circuit having an adjustable output voltage for a high-logic level output signal. The signal driver circuit includes a signal driver configured to output a first logic level signal having a first voltage and output a second logic level signal having a second voltage according to an input signal. A voltage controlled voltage supply coupled to the signal driver provides the first voltage for the first logic level signal. The magnitude of the first voltage provided by the voltage controlled voltage supply is based on a bias voltage. A bias voltage generator can be coupled to the voltage controlled voltage supply to provide the bias voltage.

Patent
   9792960
Priority
Apr 11 2008
Filed
Apr 27 2016
Issued
Oct 17 2017
Expiry
Apr 11 2028

TERM.DISCL.
Assg.orig
Entity
Large
0
28
window open
1. An apparatus comprising:
a first transistor of a first channel type;
a second transistor of the first channel type, the second transistor being coupled in series to the first transistor between a first voltage node and an output node; and
a third transistor of the first channel type, the third transistor being coupled between the output node and a second voltage node,
wherein the first transistor is configured to receive a bias voltage at a gate thereof and wherein the second transistor is provided at a gate with a first input signal and the third transistor is provided at a gate with a second input signal, the first and second input signals being complementary to each other.
15. An apparatus comprising: first and second voltage nodes;
an output node; and
an output driver coupled to the first and second voltage nodes and the output node, the output driver comprising:
a first transistor of a first channel type coupled between the first voltage node and the output node and including agate configured to receive a bias voltage, the bias voltage being constant regardless of a voltage at the output node;
a second transistor of the first channel type coupled in series to the first transistor between the first voltage node and the output node and including a gate configured to receive a first signal; and
a third transistor of the first channel type coupled between the output node and the second voltage node and including a gate configured to receive a second signal, the second signal being complementary to the first signal.
11. A memory comprising:
an array of memory cells;
a read circuit configured to access the array to produce first and second read data signals in relation to data stored in the array, the first and second read data signals being complementary to each other; and
an output buffer comprising:
first and second transistors coupled in series between a first voltage node and an output node, and
a third transistor coupled between the output node and a second voltage node,
wherein the first, second and third transistors are of the same channel type as each other;
wherein the first transistor has a gate configured to be supplied with a constant voltage;
wherein the second transistor has a gate configured to be supplied with the first read data signal; and
wherein the third transistor has a gate configured to be supplied with the second read data signal.
6. An apparatus comprising:
a first transistor of a first channel type, the first transistor including a gate configured to receive a bias voltage;
a second transistor of the first channel type, the second transistor being coupled in series to the first transistor between a first voltage node and an output node;
a third transistor of the first channel type, the third transistor being coupled between the output node and a second voltage node, wherein each of the first, second and third transistors is of an n channel type; and
a bias voltage generator configured to provide the bias voltage, the bias voltage generator comprising:
a fourth transistor coupled to the first transistor;
a voltage supply circuit coupled between the fourth transistor and the second voltage node, and configured to provide a constant voltage; and
a resistive load coupled between the first voltage node and the fourth transistor.
2. The apparatus of claim 1, wherein each of the first, second and third transistors is of an n channel type.
3. The apparatus of claim 2, further comprising:
an array of memory cells;
an output buffer including the first, second, and third transistors; and
a data read circuit coupled between the array and the output buffer, the data read circuit configured to provide read data from the array to the output buffer,
wherein the output buffer is configured to use the first, second, and third transistors to drive the read data at the output node.
4. The apparatus of claim 3, wherein the array includes DRAM memory cells.
5. The apparatus of claim 1, wherein the second transistor is provided at a gate with a first input signal and the third transistor is provided at a gate with a second input signal, the first and second input signals being complementary to each other.
7. The apparatus of claim 6, wherein the fourth transistor is of the n channel type.
8. The apparatus of claim 7, wherein the fourth transistor is diode-connected.
9. The apparatus of claim 8, wherein the fourth transistor is configured to have a threshold voltage that is substantially equal to a threshold voltage of the first transistor.
10. The apparatus of claim 9, wherein the resistive load comprises a resistor.
12. The memory of claim 11, wherein the output node is configured to be coupled to a device outside the memory.
13. The memory of claim 12, wherein each of the first, second and third transistors is of an n channel type.
14. The memory of claim 13, wherein the substantially constant voltage is substantially equal to a sum of a threshold voltage of the first transistor and a voltage indicative of a high logic level at the output node.
16. The apparatus of claim 15, wherein each of the first, second and third transistors is of an n channel type.
17. The apparatus of claim 16, further comprising a memory cell array and a control circuit configured to access to the memory cell array to produce a read data signal indicative of data stored in the memory cell array, wherein the control circuit is further configured to provide the first and second signals respectively to the gates of the second and third transistors responsive, at least in part, to the read data signal.
18. The apparatus of claim 17, wherein the control circuit comprises a bias voltage generator, the bias voltage generator being configured to produce and provide the bias voltage to the gate of the first transistor.
19. The apparatus of claim 18, further comprising an output terminal to communicate with a device that is external to the apparatus, the output terminal being electrically coupled to the output node.

This application is a continuation of U.S. patent application Ser. No. 14/077,117, filed Nov. 11, 2013, U.S. Pat. No. 9,350,351 issuing on May 24, 2016, which is a continuation of U.S. patent application Ser. No. 13/235,243 filed Sep. 16, 2011, U.S. Pat. No. 8,581,630 issuing on Nov. 12, 2013, which is a divisional of U.S. patent application Ser. No. 12/101,770, filed Apr. 11, 2008, U.S. Pat. No. 8,022,729 issuing on Sep. 20, 2011. These applications and patents are incorporated by reference herein in their entirety and for all purposes.

The invention relates generally to signal driver circuitry, and more specifically, to signal driver circuits generating high logic level output signals having a voltage less than a supply voltage.

Many of today's electronic systems are portable and provide users with mobility and ease of transport. Laptops, cellular phones, digital cameras, portable gaming systems, handheld GPS receivers, are just a few examples of portable electronic systems. All of these systems have become increasingly lighter and smaller in form factor, while at the same time, however, these systems have ever greater performance than their predecessors. The increased performance typically has come at the expense of greater power consumption. Since these systems rely on battery power, system designers make an effort to design systems for low power consumption so that the systems can be operated for a greater length of time before replacing or recharging the battery.

As part of the effort to design lower power electronic systems, system designers build these systems utilize components and circuitry that operate with lower power consumption. An example is to include a memory system that has low power consumption since today's electronic systems nearly universally include memory systems for storing data that are used during operation. The tradeoff between operating at lower power while maintaining or improving performance is a difficult one since greater memory capacity or improved speed typically come at the cost of additional circuitry, which translates into additional power consumption. As a result, memory system designers are continually looking for creative solutions to improve power consumption, but at the same time, without compromising performance.

FIG. 1A is schematic drawing of a conventional signal driver coupled to an output load. FIG. 1B is a signal diagram of an example output signal of the conventional signal driver of FIG. 1A.

FIG. 2A is a schematic drawing of a signal driver circuit according to an embodiment of the present invention coupled to an output load. FIG. 2B is a signal diagram of an example output signal of the signal driver circuit of FIG. 2A.

FIG. 3A is a diagram of an equivalent circuit of the signal driver circuit of FIG. 2A for an input having a high logic level. FIG. 3B is a diagram of an equivalent circuit of the signal driver circuit of FIG. 2A for an input signal having a low logic level.

FIG. 4 is a block diagram of a bias voltage circuit according to an embodiment of the present invention.

FIG. 5A is a schematic drawing of a bias voltage circuit according to another embodiment of the invention. FIG. 5B is a schematic drawing of a voltage supply according to an embodiment of the present invention for the bias voltage circuit of FIG. 5A.

FIG. 6 is a block diagram of a memory system according to an embodiment of the invention using the signal driver circuit of FIG. 2A or an signal driver circuit according to some other embodiment of the invention.

FIG. 7 is a block diagram of a processor-based system using the memory system of FIG. 6 or a memory system according to some other embodiment of the invention.

Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, and timing protocols have not been shown in detail in order to avoid unnecessarily obscuring the invention.

FIG. 1A illustrates a conventional signal driver circuit for driving an output signal Tx having a logic level based on the input signal “in.” The signal driver circuit includes a complementary metal-oxide semiconductor (“CMOS”) inverter 100 coupled between a supply voltage Vcc and ground. Figure IA further illustrates a capacitor 110, which represents the capacitive load driven by the signal driver circuit. In operation, the CMOS inverter 100 drives an output signal having a high-logic level in response to a low-logic level in signal and drives an output signal having a low-logic level in response to a high-logic level in signal. With reference to FIG. 1B, the voltage of the high-logic level is Vcc, that is, the supply voltage, and the voltage of the low-logic level is ground (i.e., 0 V). As known, dynamic power consumption of the CMOS inverter 100 can be calculated using the equation:
P=C×Vcc2×f,

where C is the equivalent capacitance for the circuit, Vcc is the supply voltage, and f is the switching frequency of the input signal. As will be discussed in more detail below, embodiments of the present invention provide a signal driver circuit that has lower power consumption compared to the signal driver circuit of FIG. 1A.

FIG. 2A illustrates an signal driver circuit 200 according to an embodiment of the present invention, The signal driver circuit 200 includes a first transistor 204 having a drain coupled to an output node 208 and a source coupled to a reference node, such as ground. The signal driver circuit 200 further includes and a second transistor 212 having a source coupled to the output node 208. An input signal “in” is applied to a gate of the first transistor and a complementary input signal “inB” is applied to a gate of the second transistor. Conventional circuitry and techniques known to those ordinarily skilled in the art can be used to generate the complementary input signal inB. The transistor 204 pulls the output node 208 down to the reference node (e.g., ground) when activated and the transistor 212 pulls up the output node 208 to a VHigh voltage when activated. The transistors 204 and 212 function as switches to couple and decouple the output node 208 according to the in and inB signals. An output signal Tx is provided at the output node 208 having a logic level in accordance with the logic level of the in (and inB) signal. A third transistor 220 included in the signal driver circuit 200 is coupled to a supply voltage, such as Vcc, and the drain of the second transistor 212. A bias voltage Vnctl is applied to a gate of the transistor 220. The transistor 220 provides a voltage controlled impedance circuit controlled by the Vnctl voltage. In the embodiment of the invention illustrated in FIG. 2A, the transistors 204, 208, 212 are n-channel transistors, for example, n-channel metal-oxide semiconductor (“NMOS”) transistors. In other embodiments, the transistors 204, 208, 212 can be other types of transistors as well.

As will be described in more detail below, the Vnctl voltage can be used to control the operation of the transistor 220 to set the voltage VHigh of a high logic level of the Tx signal, and consequently, set the swing voltage Vsw of the signal driver circuit 200. That is, output signals generated by the signal driver circuit 200 will have a Vsw between VLow and VHigh, as shown in FIG. 2B. Where VLow is ground (i.e., 0 V), Vsw is equal to VHigh. Generally, the VHigh voltage is equal to the Vnctl voltage less the threshold voltage Vtn of the third transistor 220. As a result, a VHigh voltage for the signal driver circuit 200 can be set by applying a Vnctl voltage equal to the sum of VHigh and Vtn. The transistor 220, by providing a voltage VHigh based on the Vnctl signal, behaves in some embodiments as a voltage controlled voltage supply. The capacitor CL 120 shown in FIG. 2A as coupled to the output node represents a capacitive load, as in FIG. 1, driven by the signal driver circuit 200.

Setting the VHigh voltage lower than the Vcc can reduce dynamic power consumption of signal driver circuitry. As previously discussed, the dynamic power consumption of a conventional CMOS inverter signal driver, such as that shown in FIG. 1B, can be calculated using the equation:
P=C×Vcc2×f,

where C is the equivalent capacitance for the circuit, Vcc is the supply voltage, and f is the switching frequency of the input signal. In contrast, the power for the signal driver circuit 200 can be calculated using the following equation:
P=C×Vcc×Vsw×f,

where C is the equivalent capacitance for the circuit, Vcc is the supply voltage, Vsw is the swing voltage, and f is the switching frequency of the input signal. Setting the VHigh voltage to less than Vcc reduces the Vsw voltage of the signal driver circuit 200 compared to the Vsw of the signal driver circuit 100. That is, in embodiments of the present invention where Vsw is less than Vcc (i.e., the swing voltage for the signal driver circuit 100), the power consumption of is less than the power consumption of signal driver circuits, such as signal driver circuit 100. Put another way,
(C×Vcc×Vsw f)<(C×Vcc2×f),
because
Vsw<Vcc.

In operation, the signal driver circuit 200 generates an output signal at the output node 208 in accordance with the logic level of the in (and inB) signal. When generating a high logic level output signal in response to a low-logic level in signal, the signal driver circuit 200 provides a high logic level having a VHigh voltage.

FIG. 3A illustrates an equivalent circuit for the signal driver circuit 200 in response to receiving an in signal having a high logic level (inB is low). As shown, the transistor 204 is conductive due to the high in signal and the transistor 212 is not conductive due to the low inB signal. As a result, the equivalent circuit is the output node 208 coupled to the reference node, shown in FIG. 2A as ground. Thus, for a high in signal, the signal driver circuit 200 generates a low output signal at the output node 208.

FIG. 3B illustrates an equivalent circuit for the signal driver circuit 200 in response to receiving an in signal having a low logic level (inB is high). The transistor 204 is not conductive due to the low in signal and the transistor 212 is conductive due to the high inB signal. As a result, the equivalent circuit for the signal driver circuit 200 for this condition is the output node 208 coupled to the source of the transistor 220. As previously discussed, the transistor 220 is used to set the VHigh voltage (the voltage of a high logic level of the output signal) according to the Vnctl voltage. The VHigh voltage, provided at the source of the transistor 220, is coupled to the output node 208 in the equivalent circuit. The voltage of the resulting output signal is VHigh, which in the case where Vss is ground, the voltage of the output signal is Vsw, as shown in FIG. 3B.

As further shown in FIG. 3B, the voltage of the output signal for a low in signal will generally not exceed VHigh because the transistor 220 is no longer conductive when the voltage of the output node is greater than VHigh. That is, when the voltage of the output node 208 is greater than VHigh, the difference between voltages of the gate of the transistor 220 (at Vnctl, where Vnctl=VHigh+Vtn, as previously discussed) and its source (at VHigh) is less than Vtn for the transistor 220, which causes the transistor 220 to not be conductive. In turn, the output node 208 is decoupled from any voltage. When the voltage of the output node 208 becomes less than VHigh, the transistor 220 becomes conductive because the difference between the gate and source voltage exceeds Vtn. As a result the output node 208 is coupled to a voltage.

For example, where Vtn is 0.4 V, the desired VHigh is 0.4 V, and Vcc>VHigh, the Vnctl voltage should be 0.8 V. Given these conditions, if the output node 208 exceeds 0.4V, the gate-source voltage for the transistor 220 becomes less than 0.4 V, and the transistor 220 becomes non-conductive because the gate-source voltage is less than Vtn. As a result, the output node 208 is decoupled from any voltage. When the voltage of the output node 208 is at 0.4 V or less, the gate-source voltage of the transistor 202 exceeds Vtn, and consequently, the transistor 202. is conductive and provides 0.4 V (i.e., Vnctl−Vtn) at its source node. The particular values have been provided by way of example, and are not intended to limit the scope of the present invention.

Setting the VHigh voltage of a high logic level less than the full supply voltage, such as Vcc, provides advantages in terms of lower power consumption compared to a conventional signal driver circuit providing a high logic level of Vcc, as previously discussed. Another advantage to having VHigh less than Vcc is generally faster transition times between high and low logic levels because the swing voltage Vsw between the high and low logic levels is less than for transitions to and from Vcc. That is, the lower VHigh level will generally take less time to be reached when transitioning from a low logic level (e.g., ground).

FIG. 4 illustrates a bias voltage generator 400 according to an embodiment of the present invention. The bias voltage generator 400 can be used to provide a Vnctl voltage to one or more signal driver circuits, such as the signal driver circuit 200. The bias voltage generator 400 provides a Vital voltage to the transistor 220 (FIG. 2) having a voltage equal to (VHigh+Vtn). Under this condition, the signal driver circuit 200 can drive an high-logic level output signal having a voltage of VHigh.

FIG. 5A illustrates an embodiment of a bias voltage generator 400. The bias voltage generator 400 includes a voltage supply 404 and a transistor 408 coupled between a bias voltage output 410 and a reference voltage, such as ground. The voltage supply 404 provides a constant voltage equal to the VHigh voltage. Conventional voltage supplies can be used for the voltage supply 404. As shown in FIG. 4, where the VLow voltage is equal to zero (i.e., ground), the voltage supply 404 provides a constant voltage equal to the Vsw voltage, which is equal to the VHigh voltage under this condition. The transistor 408 is coupled as a diode between the bias voltage output 410 and the voltage supply 404 to provide a voltage approximately equal to Vtn of the transistor of the signal driver circuit to which the Vnctl voltage is applied. For example, with reference to the signal driver circuit 200 (FIG. 2), the transistor 408 is diode-coupled to provide a voltage equal to the Vtn of the transistor 220. In some embodiments, the transistor 408 has similar transistor characteristics as the transistor to which the Vnctl voltage is applied. As a result, process variations during fabrication of the circuits and variations in operating conditions will be accommodated because the transistor characteristics for both the transistor 408 and the transistor to which the Vnctl voltage is applied will be influenced in the same manner. A resistive load 412 is coupled between a voltage supply, such as Vcc, and the bias voltage output 410. The resistive load 412 provides a weak pull-up current path for the bias voltage output 410. An optional capacitor 420 can be coupled to the bias voltage output 410 for filtering noise in the Vcc supply voltage or ground.

In operation, the bias voltage output 410 is set at the Vnctl voltage by the VHigh/Vsw voltage supply 404 and the diode coupled transistor 408. As previously discussed, the resulting Vnctl voltage is equal to (VHigh+Vtn). The resistor 412, which generally has a large resistive value, provides a sufficient voltage drop in Vcc so that the Vnctl voltage can be output. As previously discussed, the Vnctl voltage is used to set the VHigh voltage of the signal driver circuit.

In an alternative embodiment of the bias voltage generator, the bias voltage output 410 of the bias voltage generator of FIG. 5B can be coupled to a buffering circuit (not shown), for example, an operational amplifier coupled as a unity gain buffer, to provide a stable Vnctl voltage having greater drive capability.

In an embodiment of the invention, the voltage supply 404 is implemented using a voltage divider circuit. FIG. 5B illustrates an example of providing a Vsw voltage using a voltage divider circuit having resistance 430 and resistance 432 coupled in series between Vcc and ground. As known in the art, the ratios of the magnitude of the resistances 430 and 432 can be selected to provide a desired voltage, such as Vsw. Although the voltage supply 404 illustrated in FIG. 5B is shown having only two resistances, other embodiments can include a greater number of resistances. For example, where Vcc is equal to 1.2 V and the desired Vsw is equal to 0.4 V, three resistors having the same resistance can be coupled in series between Vcc and ground to provide the Vsw voltage. That is, a Vsw voltage of 0.4 V would be provided at the terminal of the resistor coupled to ground. In other embodiments of the invention, the voltage supply 404 is implemented by using a conventional bandgap voltage source to provide the constant VHigh voltage. As known, a bandgap voltage source can provide a constant VHigh voltage even if the supply voltage fluctuates, for example, due to noise.

Other techniques for generating the bias voltage Vnctl can be used in other embodiments, and consequently, the invention is not limited to a particular technique for generating the Vnctl voltage.

FIG. 6 illustrates a portion of a memory system 600 according to an embodiment of the present invention. The memory system 600 includes an array 602 of memory cells, which may be, for example, DRAM memory cells, SRAM memory cells, flash memory cells, or some other types of memory cells. The memory system 600 includes a command decoder 606 that receives memory commands through a command bus 608 and generates corresponding control signals within the memory system 600 to carry out various memory operations. Row and column address signals are applied to the memory system 600 through an address bus 620 and provided to an address latch 610. The address latch then outputs a separate column address and a separate row address.

The row and column addresses are provided by the address latch 610 to a row address decoder 622 and a column address decoder 628, respectively. The column address decoder 628 selects bit lines extending through the array 602 corresponding to respective column addresses. The row address decoder 622 is connected to word line driver 624 that activates respective rows of memory cells in the array 602 corresponding to received row addresses. The selected data line (e.g., a bit line or bit lines) corresponding to a received column address are coupled to a read/write circuitry 630 to provide read data to a data output buffer 634 via an input-output data bus 640. Write data are applied to the memory array 602 through a data input buffer 644 and the memory array read/write circuitry 630. The command decoder 606 responds to memory commands applied to the command bus 608 to perform various operations on the memory array 602. In particular, the command decoder 606 is used to generate internal control signals to read data from and write data to the memory array 602.

Signal driver circuits according to embodiments of the present invention are included in the memory system 600. In some embodiments of the memory system 600, signal driver circuits are configured to drive internal or on-chip signals from one internal component to another, for example, driving the internal control signals from the command decoder 606 to other internal components of the memory system 600. Other examples include driving internal address signals from the address decoders 622, 628, and driving internal data signals over the input-output bus 640. In other embodiments of the memory system 600, signal driver circuits are configured to drive data signals external to the memory system 600. For example, the output buffer 634 can include signal driver circuits configured to drive output data signals to circuits external the memory system 600. Signal driver circuits may be utilized in other applications as well for other embodiments of the invention.

FIG. 7 is a block diagram of a processor-based system 700, including computer circuitry 702 that contains the memory system 600 of FIG. 6 or a memory system according to some other embodiment of the invention. The computer circuitry 702 performs various computing functions, such as executing specific software to perform specific calculations or tasks. In addition, the processor-based system 700 includes one or more input devices 704, such as a keyboard, coupled to the computer circuitry 702 to allow an operator to interface with the processor-based system. Typically, the processor-based system 700 also includes one or more output devices 706 coupled to the computer circuitry 702, such output devices typically being a display device. One or more data storage devices 708 are also typically coupled to the computer circuitry 702 to store data or retrieve data. Examples of storage devices 708 include hard disks and non-volatile memory. The processor-based system 700 also includes a wireless communication link 710 through which the computer circuitry can send and receive data through a wireless medium. The computer circuitry 702 is typically coupled to the memory system 600 through appropriate address, data, and control busses to provide for writing data to and reading data from the memory system 600.

From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.

Lee, Seong-Hoon

Patent Priority Assignee Title
Patent Priority Assignee Title
5160855, Jun 28 1991 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Floating-well CMOS output driver
5426383, Nov 12 1992 SAMSUNG ELECTRONICS CO , LTD NCMOS - a high performance logic circuit
5453705, Dec 21 1993 IBM Corporation Reduced power VLSI chip and driver circuit
5453709, Jul 20 1993 Sharp Kabushiki Kaisha Constant CMOS delay circuit
5760620, Apr 22 1996 PMC-SIERRA, INC CMOS limited-voltage-swing clock driver for reduced power driving high-frequency clocks
6351358, Jun 11 1998 Intel Corporation Stress-follower circuit configuration
6407601, May 28 1999 Micrel, Inc Delay cell
6496036, Nov 10 2000 Mitsubishi Denki Kabushiki Kaisha Input-output buffer circuit
6570415, Jun 06 2001 Texas Instruments Incorporated Reduced voltage swing digital differential driver
6614268, Apr 19 2000 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED High-speed, low-power inter-chip transmission system
6803793, Feb 02 2001 Fujitsu Limited Reduced swing charge recycling circuit arrangement and adder including the same
7026854, May 21 2004 Texas Instruments Incorporated System for producing high-voltage, low-power driver circuitry
7365571, Jul 05 2004 Samsung Electronics Co., Ltd. Input buffer with wide input voltage range
7459938, Nov 05 2004 Intel Corporation Method and apparatus for power efficient and scalable memory interface
7525345, Aug 18 2005 Samsung Electronic Co., Ltd Swing limiter
7714617, Sep 11 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Signal driver circuit having an adjustable output voltage
8022729, Apr 11 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Signal driver circuit having adjustable output voltage for a high logic level output signal
8283946, Apr 15 2010 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Signaling systems, preamplifiers, memory devices and methods
8581630, Apr 11 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Signal driver circuit having adjustable output voltage for a high logic level output signal
9350351, Apr 11 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Signal driver circuit having adjustable output voltage for a high logic level output signal
20050052201,
20070001751,
20070040579,
20080024177,
20090256592,
20090315081,
20100060320,
20140062531,
/////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Apr 27 2016Micron Technology, Inc.(assignment on the face of the patent)
Jul 25 2016Micron Technology, IncMORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTSUPPLEMENT NO 1 TO PATENT SECURITY AGREEMENT0398240681 pdf
Jul 25 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTSUPPLEMENT NO 1 TO PATENT SECURITY AGREEMENT0398410207 pdf
Jun 29 2018U S BANK NATIONAL ASSOCIATION, AS AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0466350634 pdf
Jul 03 2018Micron Technology, IncJPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 03 2018MICRON SEMICONDUCTOR PRODUCTS, INC JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMICRON SEMICONDUCTOR PRODUCTS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0506760782 pdf
Date Maintenance Fee Events
Apr 06 2021M1551: Payment of Maintenance Fee, 4th Year, Large Entity.


Date Maintenance Schedule
Oct 17 20204 years fee payment window open
Apr 17 20216 months grace period start (w surcharge)
Oct 17 2021patent expiry (for year 4)
Oct 17 20232 years to revive unintentionally abandoned end. (for year 4)
Oct 17 20248 years fee payment window open
Apr 17 20256 months grace period start (w surcharge)
Oct 17 2025patent expiry (for year 8)
Oct 17 20272 years to revive unintentionally abandoned end. (for year 8)
Oct 17 202812 years fee payment window open
Apr 17 20296 months grace period start (w surcharge)
Oct 17 2029patent expiry (for year 12)
Oct 17 20312 years to revive unintentionally abandoned end. (for year 12)