A signal driver circuit having an adjustable output voltage for a high-logic level output signal. The signal driver circuit includes a signal driver configured to output a first logic level signal having a first voltage and output a second logic level signal having a second voltage according to an input signal. A voltage controlled voltage supply coupled to the signal driver provides the first voltage for the first logic level signal. The magnitude of the first voltage provided by the voltage controlled voltage supply is based on a bias voltage. A bias voltage generator can be coupled to the voltage controlled voltage supply to provide the bias voltage.
|
1. An apparatus comprising:
a first transistor of a first channel type;
a second transistor of the first channel type, the second transistor being coupled in series to the first transistor between a first voltage node and an output node; and
a third transistor of the first channel type, the third transistor being coupled between the output node and a second voltage node,
wherein the first transistor is configured to receive a bias voltage at a gate thereof and wherein the second transistor is provided at a gate with a first input signal and the third transistor is provided at a gate with a second input signal, the first and second input signals being complementary to each other.
15. An apparatus comprising: first and second voltage nodes;
an output node; and
an output driver coupled to the first and second voltage nodes and the output node, the output driver comprising:
a first transistor of a first channel type coupled between the first voltage node and the output node and including agate configured to receive a bias voltage, the bias voltage being constant regardless of a voltage at the output node;
a second transistor of the first channel type coupled in series to the first transistor between the first voltage node and the output node and including a gate configured to receive a first signal; and
a third transistor of the first channel type coupled between the output node and the second voltage node and including a gate configured to receive a second signal, the second signal being complementary to the first signal.
11. A memory comprising:
an array of memory cells;
a read circuit configured to access the array to produce first and second read data signals in relation to data stored in the array, the first and second read data signals being complementary to each other; and
an output buffer comprising:
first and second transistors coupled in series between a first voltage node and an output node, and
a third transistor coupled between the output node and a second voltage node,
wherein the first, second and third transistors are of the same channel type as each other;
wherein the first transistor has a gate configured to be supplied with a constant voltage;
wherein the second transistor has a gate configured to be supplied with the first read data signal; and
wherein the third transistor has a gate configured to be supplied with the second read data signal.
6. An apparatus comprising:
a first transistor of a first channel type, the first transistor including a gate configured to receive a bias voltage;
a second transistor of the first channel type, the second transistor being coupled in series to the first transistor between a first voltage node and an output node;
a third transistor of the first channel type, the third transistor being coupled between the output node and a second voltage node, wherein each of the first, second and third transistors is of an n channel type; and
a bias voltage generator configured to provide the bias voltage, the bias voltage generator comprising:
a fourth transistor coupled to the first transistor;
a voltage supply circuit coupled between the fourth transistor and the second voltage node, and configured to provide a constant voltage; and
a resistive load coupled between the first voltage node and the fourth transistor.
2. The apparatus of
3. The apparatus of
an array of memory cells;
an output buffer including the first, second, and third transistors; and
a data read circuit coupled between the array and the output buffer, the data read circuit configured to provide read data from the array to the output buffer,
wherein the output buffer is configured to use the first, second, and third transistors to drive the read data at the output node.
5. The apparatus of
9. The apparatus of
12. The memory of
13. The memory of
14. The memory of
16. The apparatus of
17. The apparatus of
18. The apparatus of
19. The apparatus of
|
This application is a continuation of U.S. patent application Ser. No. 14/077,117, filed Nov. 11, 2013, U.S. Pat. No. 9,350,351 issuing on May 24, 2016, which is a continuation of U.S. patent application Ser. No. 13/235,243 filed Sep. 16, 2011, U.S. Pat. No. 8,581,630 issuing on Nov. 12, 2013, which is a divisional of U.S. patent application Ser. No. 12/101,770, filed Apr. 11, 2008, U.S. Pat. No. 8,022,729 issuing on Sep. 20, 2011. These applications and patents are incorporated by reference herein in their entirety and for all purposes.
The invention relates generally to signal driver circuitry, and more specifically, to signal driver circuits generating high logic level output signals having a voltage less than a supply voltage.
Many of today's electronic systems are portable and provide users with mobility and ease of transport. Laptops, cellular phones, digital cameras, portable gaming systems, handheld GPS receivers, are just a few examples of portable electronic systems. All of these systems have become increasingly lighter and smaller in form factor, while at the same time, however, these systems have ever greater performance than their predecessors. The increased performance typically has come at the expense of greater power consumption. Since these systems rely on battery power, system designers make an effort to design systems for low power consumption so that the systems can be operated for a greater length of time before replacing or recharging the battery.
As part of the effort to design lower power electronic systems, system designers build these systems utilize components and circuitry that operate with lower power consumption. An example is to include a memory system that has low power consumption since today's electronic systems nearly universally include memory systems for storing data that are used during operation. The tradeoff between operating at lower power while maintaining or improving performance is a difficult one since greater memory capacity or improved speed typically come at the cost of additional circuitry, which translates into additional power consumption. As a result, memory system designers are continually looking for creative solutions to improve power consumption, but at the same time, without compromising performance.
Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, and timing protocols have not been shown in detail in order to avoid unnecessarily obscuring the invention.
P=C×Vcc2×f,
where C is the equivalent capacitance for the circuit, Vcc is the supply voltage, and f is the switching frequency of the input signal. As will be discussed in more detail below, embodiments of the present invention provide a signal driver circuit that has lower power consumption compared to the signal driver circuit of
As will be described in more detail below, the Vnctl voltage can be used to control the operation of the transistor 220 to set the voltage VHigh of a high logic level of the Tx signal, and consequently, set the swing voltage Vsw of the signal driver circuit 200. That is, output signals generated by the signal driver circuit 200 will have a Vsw between VLow and VHigh, as shown in
Setting the VHigh voltage lower than the Vcc can reduce dynamic power consumption of signal driver circuitry. As previously discussed, the dynamic power consumption of a conventional CMOS inverter signal driver, such as that shown in
P=C×Vcc2×f,
where C is the equivalent capacitance for the circuit, Vcc is the supply voltage, and f is the switching frequency of the input signal. In contrast, the power for the signal driver circuit 200 can be calculated using the following equation:
P=C×Vcc×Vsw×f,
where C is the equivalent capacitance for the circuit, Vcc is the supply voltage, Vsw is the swing voltage, and f is the switching frequency of the input signal. Setting the VHigh voltage to less than Vcc reduces the Vsw voltage of the signal driver circuit 200 compared to the Vsw of the signal driver circuit 100. That is, in embodiments of the present invention where Vsw is less than Vcc (i.e., the swing voltage for the signal driver circuit 100), the power consumption of is less than the power consumption of signal driver circuits, such as signal driver circuit 100. Put another way,
(C×Vcc×Vsw f)<(C×Vcc2×f),
because
Vsw<Vcc.
In operation, the signal driver circuit 200 generates an output signal at the output node 208 in accordance with the logic level of the in (and inB) signal. When generating a high logic level output signal in response to a low-logic level in signal, the signal driver circuit 200 provides a high logic level having a VHigh voltage.
As further shown in
For example, where Vtn is 0.4 V, the desired VHigh is 0.4 V, and Vcc>VHigh, the Vnctl voltage should be 0.8 V. Given these conditions, if the output node 208 exceeds 0.4V, the gate-source voltage for the transistor 220 becomes less than 0.4 V, and the transistor 220 becomes non-conductive because the gate-source voltage is less than Vtn. As a result, the output node 208 is decoupled from any voltage. When the voltage of the output node 208 is at 0.4 V or less, the gate-source voltage of the transistor 202 exceeds Vtn, and consequently, the transistor 202. is conductive and provides 0.4 V (i.e., Vnctl−Vtn) at its source node. The particular values have been provided by way of example, and are not intended to limit the scope of the present invention.
Setting the VHigh voltage of a high logic level less than the full supply voltage, such as Vcc, provides advantages in terms of lower power consumption compared to a conventional signal driver circuit providing a high logic level of Vcc, as previously discussed. Another advantage to having VHigh less than Vcc is generally faster transition times between high and low logic levels because the swing voltage Vsw between the high and low logic levels is less than for transitions to and from Vcc. That is, the lower VHigh level will generally take less time to be reached when transitioning from a low logic level (e.g., ground).
In operation, the bias voltage output 410 is set at the Vnctl voltage by the VHigh/Vsw voltage supply 404 and the diode coupled transistor 408. As previously discussed, the resulting Vnctl voltage is equal to (VHigh+Vtn). The resistor 412, which generally has a large resistive value, provides a sufficient voltage drop in Vcc so that the Vnctl voltage can be output. As previously discussed, the Vnctl voltage is used to set the VHigh voltage of the signal driver circuit.
In an alternative embodiment of the bias voltage generator, the bias voltage output 410 of the bias voltage generator of
In an embodiment of the invention, the voltage supply 404 is implemented using a voltage divider circuit.
Other techniques for generating the bias voltage Vnctl can be used in other embodiments, and consequently, the invention is not limited to a particular technique for generating the Vnctl voltage.
The row and column addresses are provided by the address latch 610 to a row address decoder 622 and a column address decoder 628, respectively. The column address decoder 628 selects bit lines extending through the array 602 corresponding to respective column addresses. The row address decoder 622 is connected to word line driver 624 that activates respective rows of memory cells in the array 602 corresponding to received row addresses. The selected data line (e.g., a bit line or bit lines) corresponding to a received column address are coupled to a read/write circuitry 630 to provide read data to a data output buffer 634 via an input-output data bus 640. Write data are applied to the memory array 602 through a data input buffer 644 and the memory array read/write circuitry 630. The command decoder 606 responds to memory commands applied to the command bus 608 to perform various operations on the memory array 602. In particular, the command decoder 606 is used to generate internal control signals to read data from and write data to the memory array 602.
Signal driver circuits according to embodiments of the present invention are included in the memory system 600. In some embodiments of the memory system 600, signal driver circuits are configured to drive internal or on-chip signals from one internal component to another, for example, driving the internal control signals from the command decoder 606 to other internal components of the memory system 600. Other examples include driving internal address signals from the address decoders 622, 628, and driving internal data signals over the input-output bus 640. In other embodiments of the memory system 600, signal driver circuits are configured to drive data signals external to the memory system 600. For example, the output buffer 634 can include signal driver circuits configured to drive output data signals to circuits external the memory system 600. Signal driver circuits may be utilized in other applications as well for other embodiments of the invention.
From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5160855, | Jun 28 1991 | HEWLETT-PACKARD DEVELOPMENT COMPANY, L P | Floating-well CMOS output driver |
5426383, | Nov 12 1992 | SAMSUNG ELECTRONICS CO , LTD | NCMOS - a high performance logic circuit |
5453705, | Dec 21 1993 | IBM Corporation | Reduced power VLSI chip and driver circuit |
5453709, | Jul 20 1993 | Sharp Kabushiki Kaisha | Constant CMOS delay circuit |
5760620, | Apr 22 1996 | PMC-SIERRA, INC | CMOS limited-voltage-swing clock driver for reduced power driving high-frequency clocks |
6351358, | Jun 11 1998 | Intel Corporation | Stress-follower circuit configuration |
6407601, | May 28 1999 | Micrel, Inc | Delay cell |
6496036, | Nov 10 2000 | Mitsubishi Denki Kabushiki Kaisha | Input-output buffer circuit |
6570415, | Jun 06 2001 | Texas Instruments Incorporated | Reduced voltage swing digital differential driver |
6614268, | Apr 19 2000 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | High-speed, low-power inter-chip transmission system |
6803793, | Feb 02 2001 | Fujitsu Limited | Reduced swing charge recycling circuit arrangement and adder including the same |
7026854, | May 21 2004 | Texas Instruments Incorporated | System for producing high-voltage, low-power driver circuitry |
7365571, | Jul 05 2004 | Samsung Electronics Co., Ltd. | Input buffer with wide input voltage range |
7459938, | Nov 05 2004 | Intel Corporation | Method and apparatus for power efficient and scalable memory interface |
7525345, | Aug 18 2005 | Samsung Electronic Co., Ltd | Swing limiter |
7714617, | Sep 11 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Signal driver circuit having an adjustable output voltage |
8022729, | Apr 11 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Signal driver circuit having adjustable output voltage for a high logic level output signal |
8283946, | Apr 15 2010 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Signaling systems, preamplifiers, memory devices and methods |
8581630, | Apr 11 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Signal driver circuit having adjustable output voltage for a high logic level output signal |
9350351, | Apr 11 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Signal driver circuit having adjustable output voltage for a high logic level output signal |
20050052201, | |||
20070001751, | |||
20070040579, | |||
20080024177, | |||
20090256592, | |||
20090315081, | |||
20100060320, | |||
20140062531, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 27 2016 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Jul 25 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | SUPPLEMENT NO 1 TO PATENT SECURITY AGREEMENT | 039824 | /0681 | |
Jul 25 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SUPPLEMENT NO 1 TO PATENT SECURITY AGREEMENT | 039841 | /0207 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 046635 | /0634 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050676 | /0782 |
Date | Maintenance Fee Events |
Apr 06 2021 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 17 2020 | 4 years fee payment window open |
Apr 17 2021 | 6 months grace period start (w surcharge) |
Oct 17 2021 | patent expiry (for year 4) |
Oct 17 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 17 2024 | 8 years fee payment window open |
Apr 17 2025 | 6 months grace period start (w surcharge) |
Oct 17 2025 | patent expiry (for year 8) |
Oct 17 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 17 2028 | 12 years fee payment window open |
Apr 17 2029 | 6 months grace period start (w surcharge) |
Oct 17 2029 | patent expiry (for year 12) |
Oct 17 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |