An array substrate, a method for fabricating the array substrate and a display device are described. The array substrate includes: a first gate electrode metal layer; a first gate insulation layer; an active layer on the first gate insulation layer; an etching barrier layer on the active layer; a source-drain metal layer including a source electrode and a drain electrode that contact with two sides of the active layer respectively; a second gate insulation layer on the source-drain metal layer; and a second gate electrode metal layer on the second gate insulation layer. The array substrate has an optimized TFT performance and a reduced gate line resistance, and light may be blocked from irradiating on the active layer, which is beneficial to restrain IR Drop, drifting of TFT threshold voltages or generation of a light-incurred leakage current on the active layer. Performance of the display device is improved.

Patent
   9837480
Priority
Nov 10 2014
Filed
Mar 18 2015
Issued
Dec 05 2017
Expiry
Mar 18 2035
Assg.orig
Entity
Large
0
27
currently ok
1. An array substrate, comprising:
a first gate electrode metal layer including a first gate electrode;
a first gate insulation layer on the first gate electrode metal layer;
an active layer that corresponds to the first gate electrode metal layer and is disposed on the first gate insulation layer;
an etching barrier layer on the active layer;
a source-drain metal layer comprising a source electrode and a drain electrode, wherein the source electrode and the drain electrode contact with two sides of the active layer respectively and are separated from each other on the etching barrier layer;
a second gate insulation layer on the source-drain metal layer; and
a second gate electrode metal layer on the second gate insulation layer, the second gate electrode metal layer including a second gate electrode,
wherein both a pattern of the first gate electrode and a pattern of the second gate electrode are simultaneously greater than a pattern of the active layer.
6. A method for fabricating an array substrate, comprising:
forming a pattern comprising a first gate electrode metal layer on a base, the first gate electrode metal layer including a first gate electrode;
forming a pattern comprising a first gate insulation layer on the first gate electrode metal layer;
forming a pattern comprising an active layer on the first gate insulation layer;
forming an etching barrier layer on the active layer;
forming a pattern comprising a source-drain metal layer, wherein the source-drain metal layer comprises a source electrode and a drain electrode, and the source electrode and the drain electrode contact with two sides of the active layer respectively and are separated from each other on the etching barrier layer;
forming a pattern comprising a second gate insulation layer on the source-drain metal layer; and
forming a pattern comprising a second gate electrode metal layer on the second gate insulation layer, the second gate electrode metal layer including a second gate electrode,
wherein both a pattern of the first gate electrode and a pattern of the second gate electrode are simultaneously greater than a pattern of the active layer.
2. The array substrate according to claim 1, wherein a position where the first gate electrode metal layer is formed on the array substrate corresponds to a position where the second gate electrode metal layer is formed on the array substrate.
3. The array substrate according to claim 1, wherein the array substrate further comprises a connection electrode that electrically connects the first gate electrode metal layer with the second gate electrode metal layer.
4. The array substrate according to claim 3, wherein the array substrate further comprises a through hole which runs through the first gate insulation layer, the etching barrier layer and the second gate insulation layer, and the connection electrode is disposed in the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer.
5. The array substrate according to claim 1, further comprising:
a passivation layer on the source-drain metal layer;
a planarization layer on the passivation layer; and
a metal electrode layer on the planarization layer, the metal electrode layer configured to connect to an anode of an organic light emitting diode.
7. The method according to claim 6, wherein a position where the first gate electrode metal layer is formed on the array substrate corresponds to a position where the second gate electrode metal layer is formed on the array substrate.
8. The method according to claim 7, wherein the pattern comprising the first gate insulation layer, the pattern comprising the etching barrier layer and the pattern comprising the second gate insulation layer include a pattern that comprises a through hole corresponding to a same position on the array substrate; and
wherein the pattern comprising the second gate electrode metal layer further comprises a pattern comprising a connection electrode, and the connection electrode is disposed in the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer.
9. The method according to claim 6, wherein after forming the pattern comprising the second gate electrode metal layer on the second gate insulation layer, the method further comprises:
forming a pattern comprising a passivation layer;
forming a pattern comprising a planarization layer; and
forming a pattern comprising a metal electrode layer, wherein the metal electrode layer is configured to connect to an anode of an organic light emitting diode.
10. A display device, comprising the array substrate according to claim 1.
11. The array substrate according to claim 2, wherein the array substrate further comprises a connection electrode that electrically connects the first gate electrode metal layer with the second gate electrode metal layer.
12. The array substrate according to claim 11, wherein the array substrate further comprises a through hole which runs through the first gate insulation layer, the etching barrier layer and the second gate insulation layer, and the connection electrode is disposed in the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer.
13. The array substrate according to claim 2, further comprising:
a passivation layer on the source-drain metal layer;
a planarization layer on the passivation layer; and
a metal electrode layer on the planarization layer, the metal electrode layer configured to connect to an anode of an organic light emitting diode.
14. The array substrate according to claim 3, further comprising:
a passivation layer on the source-drain metal layer;
a planarization layer on the passivation layer; and
a metal electrode layer on the planarization layer, the metal electrode layer configured to connect to an anode of an organic light emitting diode.
15. The array substrate according to claim 4, further comprising:
a passivation layer on the source-drain metal layer;
a planarization layer on the passivation layer; and
a metal electrode layer on the planarization layer, the metal electrode layer configured to connect to an anode of an organic light emitting diode.
16. The array substrate according to claim 2, wherein the array substrate further comprises a through hole which runs through the first gate insulation layer, the etching barrier layer and the second gate insulation layer, and a connection electrode is disposed in the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer.
17. The array substrate according to claim 1, wherein the array substrate further comprises a through hole which runs through the first gate insulation layer, the etching barrier layer and the second gate insulation layer, and a connection electrode is disposed in the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer.
18. The array substrate according to claim 1, wherein the first gate electrode metal layer and the second gate electrode metal layer are connected to a common scan signal line.
19. The method according to claim 7, wherein after forming the pattern comprising the second gate electrode metal layer on the second gate insulation layer, the method further comprises:
forming a pattern comprising a passivation layer;
forming a pattern comprising a planarization layer; and
forming a pattern comprising a metal electrode layer, wherein the metal electrode layer is configured to connect to an anode of an organic light emitting diode.
20. The method according to claim 8, wherein after forming the pattern comprising the second gate electrode metal layer on the second gate insulation layer, the method further comprises:
forming a pattern comprising a passivation layer;
forming a pattern comprising a planarization layer; and
forming a pattern comprising a metal electrode layer, wherein the metal electrode layer is configured to connect to an anode of an organic light emitting diode.

This application is the National Stage of PCT/CN2015/074494 filed on Mar. 18, 2015, which claims priority under 35 U.S.C. §119 of Chinese Application No. 201410645780.5 filed on Nov. 10, 2014, the disclosure of which is incorporated by reference.

The present disclosure relates to an array substrate, a method of fabricating the array substrate and a display device.

Organic light emitting diodes (OLED) become red-hot flat panel display products worldwide in recent years. That is because an OLED display has characteristics such as self-luminous, a wide view, a short response time, a high light-emitting efficiency, a wide color gamut, a low working voltage, a thin panel, being able to be produced with a large size and a flexible panel, and a simple manufacturing process, etc. In addition, the OLED display has potential to be further developed with a low cost.

An array substrate, a method of fabricating the array substrate and a display device are provided in at least one embodiment of the present disclosure. In the array substrate, thin-film transistor (TFT) performance can be optimized, a gate line resistance can be reduced, and light can be blocked from irradiating on an active layer. It is beneficial to restrain resistance voltage drop (IR Drop), drifting of TFT threshold voltages or generation of light-generated leakage current in the active layer. Therefore, performance of the display device is improved.

An array substrate is provided in at least one embodiment of the present disclosure, comprising: a first gate electrode metal layer; a first gate insulation layer on the first gate electrode metal layer; an active layer that corresponds to the first gate electrode metal layer and is disposed on the first gate insulation layer; an etching barrier layer on the active layer; a source-drain metal layer comprising a source electrode and a drain electrode, where the source electrode and the drain electrode contact with two sides of the active layer respectively and are separated from each other on the etching barrier layer; a second gate insulation layer on the source-drain metal layer; and a second gate electrode metal layer on the second gate insulation layer.

In at least one embodiment of the present disclosure, a position where the first gate electrode metal layer is formed on the array substrate corresponds to a position where the second gate electrode metal layer is formed on the array substrate.

In at least one embodiment of the present disclosure, the array substrate further comprises a connection electrode, which electrically connects the first gate electrode metal layer with the second gate electrode metal layer.

In at least one embodiment of the present disclosure, the array substrate further comprises a through hole which runs through the first gate insulation layer, the etching barrier layer and the second gate insulation layer. The connection electrode is provided within the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer.

In at least one embodiment of the present disclosure, the array substrate further comprises: a passivation layer on the source-drain metal layer; a planarization layer on the passivation layer; a metal electrode layer on the planarization layer, configured to connect to an anode of an OLED.

A method for fabricating an array substrate is provided in at least one embodiment of the present disclosure. The method includes: forming a pattern comprising a first gate electrode metal layer on a base; forming a pattern comprising a first gate insulation layer on the first gate electrode metal layer; forming a pattern comprising an active layer on the first gate insulation layer; forming a pattern comprising a source-drain metal layer, where the source-drain metal layer comprises a source electrode and a drain electrode, and the source electrode and the drain electrode contact with two sides of the active layer respectively and are separated from each other on the etching barrier layer; forming a pattern comprising a second gate insulation layer on the source-drain metal layer; and forming a pattern comprising a second gate electrode metal layer on the second gate insulation layer.

In at least one embodiment of the present disclosure, the first gate electrode metal layer is formed on a first position that corresponds to a second position where the second gate electrode metal layer is formed on the array substrate.

In at least one embodiment of the present disclosure, the pattern comprising the first gate insulation layer, the pattern comprising the etching barrier layer and the pattern comprising the second gate insulation layer comprise a pattern that includes a through hole corresponding to a same position on the array substrate. The pattern comprising the second gate electrode metal layer further comprises a pattern comprising a connection electrode, and the connection electrode is provided in the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer.

In at least one embodiment of the present disclosure, after forming the pattern comprising the second gate electrode metal layer on the second gate insulation layer, the method further comprises: forming a pattern comprising a passivation layer; forming a pattern comprising a planarization layer; forming a pattern comprising a metal electrode layer. The metal electrode layer may be connected to an anode of an OLED.

A display device is provided in at least one embodiment of the present disclosure. The display device may include any one of the array substrates described above.

It is noted that any product or method of the present disclosure dose not need to be implemented with all the merits, functions or effects described above.

In order to clearly illustrate the technical solution of the embodiments of the invention, the drawings of the embodiments will be briefly described in the following; it is obvious that the described drawings are only related to some embodiments of the invention and thus are not limitative of the invention.

FIG. 1 is a partial sectional view of an array substrate in an embodiment of the present disclosure;

FIG. 2 is a schematic view for a structure of a connection electrode in an array substrate in an embodiment of the present disclosure;

FIG. 3 is a schematic view for a structure of a storage capacitor Cst in a TFT with a bottom gate structure;

FIG. 4 is a schematic view for a structure of a storage capacitor Cst in a TFT on an array substrate in an embodiment of the present disclosure;

FIG. 5 is a flow chart of a method of fabricating an array substrate in an embodiment of the present disclosure.

FIG. 6 is a partial sectional view of an array substrate in an embodiment of the present disclosure.

In order to make objects, technical details and advantages of the embodiments of the invention apparent, the technical solutions of the embodiments will be described in a clearly and fully understandable way in connection with the drawings related to the embodiments of the invention. Apparently, the described embodiments are just a part but not all of the embodiments of the invention. Based on the described embodiments herein, those skilled in the art can obtain other embodiment(s), without any inventive work, which should be within the scope of the invention.

The inventors of the present disclosure have noted that, in applications with large size displays, because a certain resistance exists in a power line of a back panel and driving currents for all pixels are supplied via unit power lines ARVDD, power voltages in a region closer to a power supply position of the ARVDD are higher than power voltages in a region farther from the power supply position of the ARVDD in the back panel. This phenomenon is referred to as resistance voltage drop (IR Drop). Because voltages of the ARVDD relate to currents, the resistance voltage drop (IR Drop) may cause currents in different regions to be different, leading to defects with non-uniform display (Mura).

In another aspect, during a fabrication process of an array substrate, five steps including film forming, exposing, etching, peeling and developing may be required to form a structure of each layer, where most steps in the fabrication process of the array substrate include irradiating light (such as ultraviolet rays) on the array substrate. Drifting of a threshold voltage can occur on an active layer in a TFT (thin film transistor) of an AMOLED (Active Matrix Organic Light Emitting Diode) substrate in response to a light irradiating on the active layer, which can have an adverse influence on uniform display of an image and make the fabrication process more complex. In addition, for an AMOLED apparatus with a bottom emitting structure, light emitted by an OLED light-emitting material may irradiate on the active layer after passing through the lower substrate. As a result, a light-incurred leakage current may be generated, and a power consumption of the display device may be increased.

FIG. 1 is a partial sectional view of an array substrate in an embodiment of the present disclosure. Referring to FIG. 1, the array substrate comprises the following structures.

A first gate electrode metal layer 102, for example, may include a TFT gate electrode area, wires of a scan signal line and/or a high-level voltage line on the array substrate. The first gate electrode metal layer 102 is usually formed of conductive opaque metal such as molybdenum (Mo), titanium (Ti), copper (Cu) and/or aluminum (Al), etc. In at least one embodiment, the first gate electrode metal layer 102 can be formed on a transparent base 101.

A first gate insulation layer 103 is provided on the first gate electrode metal layer 102, and is formed with material that has good insulativity including, for example, silicon dioxide or silicon nitride.

An active layer 104 is provided on the first gate insulation layer 103 at a location corresponding to the first gate electrode metal layer 102, and the active layer 104 can be formed of a semiconductor material such as an oxide semiconductor that includes at least one of indium (In), calcium (Ca) and zinc (Zn).

An etching barrier layer 105 is provided on the active layer 104, and is formed of material with good insulativity including, for example, silicon dioxide.

A source-drain metal layer comprises a source electrode 106 and a drain electrode 107. The source electrode 106 and the drain electrode 107 contact with two sides of the active layer 104 respectively, and are separated from each other on the etching barrier layer 105. Material used to form the source-drain metal layer includes a conductive opaque metal such as molybdenum (Mo), titanium (Ti), copper (Cu) and/or aluminum (Al), etc. The source-drain metal layer can also include a wire of a data signal line on the array substrate.

A second gate insulation layer 108 is provided on the source-drain metal layer, and is formed with material with good insulativity that includes, for example, silicon dioxide or silicon nitride.

A second gate electrode metal layer 109 is provided on the second gate insulation layer 108, and is formed with material that includes a conductive and light-proof metal including, for example, molybdenum (Mo), titanium (Ti), copper (Cu) and/or aluminum (Al), etc.

In at least one embodiment, the array substrate further comprises the following structures.

A passivation layer 120 (shown in FIG. 6) is provided on the source-drain metal layer, and can be formed with the same material as the first gate insulation layer 103 and/or the second gate insulation layer 108 such as silicon dioxide or silicon nitride;

A planarization layer 122 is provided on the passivation layer 120. The planarization layer 122 is mainly configured for planarizing an upper surface of the array substrate and is formed with material that includes silicon dioxide, silicon nitride and/or resin.

A metal electrode layer 124 is provided on the planarization layer 122. The metal electrode layer 124 is mainly configured to connect to an anode 126 of an organic light-emitting diode (OLED) 128. The metal electrode layer 124 can be formed of a commonly used metal such as molybdenum (Mo), titanium (Ti), cupper (Cu) or aluminum (Al), etc.

That is, the second gate insulation layer 108 and the second gate electrode metal layer 109 are provided between (1) the patterns comprising the active layer 104, the etching barrier layer 105 and the source-drain metal layer and (2) the pattern comprising the passivation layer 120 according to one embodiment. The array substrate supplies an anode voltage to an OLED in the AMOLED display panel. Other structures can also be provided on the second gate electrode metal layer 109, which will not be limited in the embodiments of the present disclosure.

It can be seen that the first gate electrode metal layer 102 and the second gate electrode metal layer 109 provide two gate electrodes of the TFT, where the two gate electrodes, the source electrode 106, the drain electrode 107 and the active layer 104 form a basic structure of the TFT. The TFT can be any one of the TFTs in the circuit structure of the array substrate.

It can be learned from the technical solution described above that the second gate electrode metal layer 109 and the first gate electrode metal layer 102 can be connected to the scan signal line together and supplied with a gate line voltage. In a transmission process of the gate line voltage, it is equivalent to connect the resistance of the first gate electrode metal layer 102 and the resistance of the second gate electrode metal layer 109 in parallel. As a result, resistance of the gate line is effectively reduced, and the resistance voltage drop (IR Drop) is alleviated. Because a double gate structure is employed in the TFT, an on-state current of the TFT is increased and an off-state leakage current of the TFT is reduced, thereby optimizing characteristics of the TFT.

In addition, because the second gate insulation layer 108 and the second gate electrode metal layer 109 (generally, metal material is light-proof) are provided on the active layer 104, light that is likely to be irradiated on the active layer 104 in subsequent fabrication processes can be blocked. Thus, drifting of the TFT threshold voltage is restrained. Also, the structure described above can block light that irradiates towards the active layer 104 from the OLED in the finished array substrate, thereby effectively restraining generation of light-incurred leakage current.

In at least one embodiment of the present disclosure, the first gate electrode metal layer 102 is formed on a position that corresponds to a position of the second gate electrode metal layer 109 on the array substrate. In other words, positions of the second gate electrode metal layer 109 and the first gate electrode metal layer 102 are merely different with respect to up and down locations in a vertical structure of the array substrate in a side view, and are completely overlapped with each other when projected in a horizontal surface of the array substrate in a plan view. Based on this characteristic, a same mask can be employed to form the first gate electrode metal layer 102 and the second gate electrode metal layer 109, with no need to add extra expense for designing and manufacturing another mask. It is noted that the second gate electrode metal layer 109 may have another shape that is not corresponding to the first gate electrode metal layer 102, which will not be limited in the disclosure.

In at least one embodiment of the present disclosure, the array substrate mentioned above can further comprise a connection electrode, configured to form an electrical connection between the first gate electrode metal layer 102 and the second gate electrode metal layer 109. For example, the second gate electrode metal layer 109 can be electrically connected to the first gate electrode metal layer 102 on a corresponding region adjacent to each TFT or within an area of the scan signal line of each TFT.

For example, FIG. 2 is a schematic view illustrating a structure of a connection electrode in an array substrate in an embodiment of the present disclosure. The array substrate further comprises a through hole which runs through the first gate insulation layer 103, the etching barrier layer 105 and the second gate insulation layer 108 (the through hole is illustrated in FIG. 2 to surround an area where the connection electrode 110 is located). The connection electrode 110 is provided in the through hole and contacts with the first gate electrode metal layer 102 and the second gate electrode metal layer 109. An electrical connection between the first gate electrode metal layer 102 and the second gate electrode metal layer 109 can be achieved by configuring the through hole on an area where the scan signal line locates or an area where the TFT locates.

FIG. 3 is a schematic view illustrating a structure of a storage capacitor Cst of a TFT with a bottom gate structure. Under this circumstance, the source-drain metal layer is equivalent to a first polar plate of the storage capacitor Cst and the gate electrode metal layer is equivalent to a second polar plate of the storage capacitor Cst. Thus, the storage capacitor Cst can be configured to have a certain capacitance.

In an embodiment of the present disclosure, the storage capacitor is divided into two parts due to existence of the second gate electrode metal layer 109. FIG. 4 is a schematic view illustrating a structure of a storage capacitor Cst of a TFT on an array substrate in one embodiment of the present disclosure. The storage capacitor comprises a first storage capacitor Cst1 that employs the first gate electrode metal layer 102 and the source-drain metal layer as two polar plates and a second storage capacitor Cst2 that employs the second gate electrode metal layer 109 and the source-drain metal layer as two polar plates. Because the connection electrode electrically connects the first gate electrode metal layer 102 and the second gate electrode metal layer 109, which is equivalent to connect the Cst1 and Cst2 in parallel, the total capacitance is equal to a sum of the capacitance of Cst1 and the capacitance of Cst2. Therefore, capacitance of the storage capacitor is greatly increased. Correspondingly, an aperture ratio of the display device is also increased and the power consumption of the display device is reduced.

It is noted that, the connection electrode can be formed in another manner besides using the through hole and can also be located at other positions on the array substrate to achieve the same technical effect described above, which will not be limited in embodiments of the present disclosure.

FIG. 5 is a flow chart illustrating a method of fabricating an array substrate in an embodiment of the present disclosure. Referring to FIG. 5, the method comprises the following steps:

Step 501: forming a pattern comprising a first gate electrode metal layer on a base;

Step 502: forming a pattern comprising a first gate insulation layer on the first gate electrode metal layer;

Step 503: forming a pattern comprising an active layer on the first gate insulation layer;

Step 504: forming a pattern comprising a source-drain metal layer, where the source-drain metal layer comprises a source electrode and a drain electrode, and the source electrode and the drain electrode contact with two sides of the active layer respectively and are separated from each other on the etching barrier layer;

Step 505: forming a pattern comprising a second gate insulation layer on the source-drain metal layer; and

Step 506: forming a pattern comprising a second gate electrode metal layer on the second gate insulation layer.

Any one of the array substrates mentioned above can be fabricated according to the method of fabricating an array substrate. Therefore, in the array substrate, TFT characteristics may be optimized, resistance of the gate line can be reduced, and light can be blocked from irradiating on the active layer. Hence, it is beneficial to restrain the IR Drop and to prevent drifting of the TFT threshold voltage and generation of light-incurred leakage current. Thus, performance of the display device is improved.

In at least one embodiment of the present disclosure, the first gate electrode metal layer is formed on a position corresponding to a position of the second gate electrode metal layer on the array substrate. Based on this feature, a same mask can be employed to form the first gate electrode metal layer and the second gate electrode metal layer, with no need to add an extra cost to design and manufacture another mask. Alternatively, the second gate electrode metal layer can also be formed with another shape that is not corresponding to that of the first gate electrode metal layer, which will not be limited in embodiments of the present disclosure.

In at least one embodiment of the present disclosure, the pattern comprising the first gate insulation layer, the pattern comprising the etching barrier layer and the pattern comprising the second gate insulation layer comprise a pattern that includes a through hole corresponding to a same position on the array substrate. The pattern comprising the second gate electrode metal layer further comprises a pattern comprising a connection electrode, and the connection electrode is provided in the through hole and contacts with the first gate electrode metal layer and the second gate electrode metal layer. Capacitance of a storage capacitor in each TFT is greatly increased according to embodiments of the present disclosure. Correspondingly, the aperture ratio is also increased and the power consumption of a display device is reduced.

In at least one embodiment of the present disclosure, after forming the pattern comprising the second gate electrode metal layer on the second gate insulation layer, the method can further comprise steps which are not illustrated in FIG. 5:

Step 507: forming a pattern comprising a passivation layer;

Step 508: forming a pattern comprising a planarization layer; and

Step 509: forming a pattern comprising a metal electrode layer, where the metal electrode layer is configured to be connected to an anode of an OLED.

That is, in this embodiment, the second gate insulation layer and the second gate electrode metal layer are provided between (1) the patterns comprising the active layer, the etching barrier layer and the source-drain metal layer and (2) the pattern comprising the passivation layer. The array substrate is configured to supply an anode voltage to an OLED in an AMOLED display panel. Other structures can also be provided on the second gate electrode metal layer, which will not be limited in the embodiments of the present disclosure.

In another embodiment of the present disclosure, a display device is provided. The display device includes any one of the array substrates mentioned above. The display device can be any product or component having a display function such as an electronic paper, a cell phone, a tablet computer, a TV set, a laptop computer, a digital photo frame, a navigator or a watch, etc. The display device provided in the embodiment of the present disclosure has the same technical features with that of any one of the array substrates mentioned above, and therefore, they can solve the same technical problem and achieve the same technical effect.

It should be noted that size of a layer or an area may be exaggerated to illustrate more explicitly in some attached figures. It is understandable that if an element or a layer is said to be ‘on’ another element or layer, it can be directly on the other element or an intermediate layer may exist therebetween. Similarly, if an element or a layer is said to be ‘under’ another element or another layer, it can be directly under another element or an intermediate element or layer can exist therebetween. Further, if a layer or an element is said to be ‘between’ two layers or ‘between’ two elements, it can be the only layer between the two layers or between the two elements, or one or more intermediate layer or element can exist. Similar reference marks refer to similar elements.

The terms ‘first,’ ‘second,’ etc., which are used in the description and the claims of the present application for invention, are not intended to indicate any sequence, amount or importance, but distinguish various components or operations. The terms ‘comprise,’ ‘comprising,’ ‘include,’ ‘including,’ etc., are intended to specify that the elements or the objects stated before these terms encompass the elements or the objects and equivalents thereof listed after these terms, but do not preclude the other elements or objects.

The terms ‘up,’ ‘down,’ etc., are only used to indicate relative position based on the attached figure in order to make the description easier and simpler, which are not to indicate that a device or an element must be provided, constructed or operated as the specified position, and it should not be interpreted as a limitation to the present invention. Unless otherwise defined, the term ‘assemble’, ‘connected’ or ‘connection’ should be understood in their broad sense, for example, the connection may be a fixed connection, a dismountable connection, or an integrated connection; it can be mechanical connection or electrical connection; it can be direct connection or indirect connection via an intermediate or internal connection of two elements. For those skilled in the art, the specific meaning of these terms in the present invention can be understood according to actual situation.

What are described above is related to the illustrative embodiments of the disclosure only and not limitative to the scope of the disclosure; the scopes of the disclosure are defined by the accompanying claims.

This application claims the benefit of Chinese patent application No. 201410645780.5 filed on Nov. 10, 2014, which is hereby incorporated by reference in its entirety as part of this disclosure.

Song, Danna, Gai, Cuili, Zhang, Baoxia

Patent Priority Assignee Title
Patent Priority Assignee Title
5566014, Dec 28 1994 THE CHASE MANHATTAN BANK, AS COLLATERAL AGENT Tunable add/drop optical filter providing arbitrary channel arrangements
7776662, Nov 03 2006 BOE TECHNOLOGY GROUP CO , LTD ; BEIJING BOE OPTOELECTRONICS TECHNOLOGY CO LTD TFT LCD array substrate and manufacturing method thereof
8624254, Sep 14 2010 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor
8835917, Sep 13 2010 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, power diode, and rectifier
9324875, Oct 17 2012 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
9425220, Aug 28 2012 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
20020158829,
20040246765,
20050275038,
20100301326,
20110124153,
20110169001,
20110318888,
20120001178,
20120018706,
20120052637,
20130334533,
20140042437,
20140183529,
20140339542,
20150053973,
20150109553,
CN101005083,
CN101165906,
CN101644866,
CN103456744,
CN104319279,
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Mar 18 2015BOE TECHNOLOGY GROUP CO., LTD.(assignment on the face of the patent)
Oct 26 2015GAI, CUILIBOE TECHNOLOGY GROUP CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0368940826 pdf
Oct 26 2015SONG, DANNABOE TECHNOLOGY GROUP CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0368940826 pdf
Oct 26 2015ZHANG, BAOXIABOE TECHNOLOGY GROUP CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0368940826 pdf
Date Maintenance Fee Events
May 19 2021M1551: Payment of Maintenance Fee, 4th Year, Large Entity.


Date Maintenance Schedule
Dec 05 20204 years fee payment window open
Jun 05 20216 months grace period start (w surcharge)
Dec 05 2021patent expiry (for year 4)
Dec 05 20232 years to revive unintentionally abandoned end. (for year 4)
Dec 05 20248 years fee payment window open
Jun 05 20256 months grace period start (w surcharge)
Dec 05 2025patent expiry (for year 8)
Dec 05 20272 years to revive unintentionally abandoned end. (for year 8)
Dec 05 202812 years fee payment window open
Jun 05 20296 months grace period start (w surcharge)
Dec 05 2029patent expiry (for year 12)
Dec 05 20312 years to revive unintentionally abandoned end. (for year 12)