One aspect of the disclosure relates to an integrated circuit structure. The integrated circuit structure may include: a gate structure between a pair of gate spacers within a dielectric layer and substantially surrounding a fin, wherein the gate structure is disposed adjacent to a channel region within the fin; and a source/drain contact extending within the dielectric layer to a source/drain region within a fin, the source/drain contact being separated from the gate structure by at least one gate spacer in the pair of gate spacers, wherein the channel region and the source/drain region provide electrical connection between the gate structure and the source/drain contact.
|
1. A method of forming an integrated circuit structure, the method comprising:
removing a dummy gate stack from between a pair of gate spacers within a dielectric layer thereby forming a first opening within the dielectric layer, the first opening exposing a portion of a fin and a portion of a shallow trench isolation (STI) region that is adjacent to the fin;
forming a gate structure within the first opening;
forming a second opening within the dielectric layer to expose a source/drain region within the fin, the second opening being adjacent to the gate structure; and
forming a source/drain contact within the second opening to the source/drain region, wherein the source/drain contact also functions as a gate contact.
2. The method of
after the removing of the dummy gate stack and prior to the forming of the gate structure, implanting the exposed portion of the fin with a semiconductor species to create a channel region within the fin.
3. The method of
4. The method of
after implanting the exposed portion of the fin with the semiconductor species and prior to forming the gate structure, forming a silicide region within the channel region within the fin adjacent to the STI region.
5. The method of
6. The method of
after implanting the exposed portion of the fin with the semiconductor species and prior to forming the gate structure, removing a portion of the channel region within the fin thereby expanding the first opening such that the first opening is self-aligned with the pair of gate spacers.
7. The method of
after removing the dummy gate stack and prior to forming the gate structure, forming a high-k layer within the first opening over the exposed portion of the fin and the STI region; and
forming a capping layer over the high-k layer within the first opening.
8. The method of
after forming the capping layer and prior to forming the gate structure, removing the high-k layer and the capping layer from within the first opening.
9. The method of
after forming the capping layer and prior to forming the gate structure, recessing a portion of each gate spacer in the pair of gate spacers, the high-k layer, and the capping layer within the first opening; and
removing the remaining portions of the capping layer from the first opening,
wherein forming the gate structure includes forming the gate structure over the recessed portion of each gate spacer in the pair of gate spacers.
10. The method of
wherein forming the source/drain contact includes forming the source/drain contact in direct contact with the gate structure such that the source/drain contact is in electrical connection with the gate structure.
11. The method of
wherein the forming of the second opening includes removing a portion of at least one gate spacer in the pair of gate spacers to expose the gate structure, and
wherein forming the source/drain contact includes forming the source/drain contact in direct contact with the gate structure such that the source/drain contact is in electrical connection with the gate structure.
12. The method of
after forming the gate structure and prior to forming the second opening, forming a gate cap layer over the gate structure.
13. The method of
after forming the gate cap and prior to forming the second opening, forming a second dielectric layer over the first dielectric layer,
wherein forming the second opening includes forming the second opening through the second dielectric layer and the first dielectric layer to expose the source/drain region.
|
The present disclosure relates to integrated circuit structures, and more particularly, to an integrated circuit structure without a gate contact and method of forming the same.
Advanced manufacturing of integrated circuits requires formation of individual circuit elements, e.g., field-effect-transistors (FETs) and the like based on specific circuit designs. A FET generally includes source, drain, and gate terminals. The gate terminal is placed between the source and drain terminals and controls the current therebetween. Transistors may be formed over a substrate and may be electrically isolated with an insulating dielectric layer, e.g., inter-level dielectric layer. Contacts may be formed to each of the source, drain, and gate terminals through the dielectric layer in order to provide electrical connection between the transistors and other circuit elements that may be formed subsequent to the transistor in other metal levels. As integrated circuits continue to be scaled down, real estate within the integrated circuit becomes more valuable. Additionally, scaled spacing and contact pitch becomes more difficult to control.
A first aspect of the disclosure provides for a method of forming an integrated circuit structure. The method may include: removing a dummy gate stack from between a pair of gate spacers within a dielectric layer thereby forming a first opening within the dielectric layer, the first opening exposing a portion of a fin and a portion of a shallow trench isolation (STI) region that is adjacent to the fin; forming a gate structure within the first opening; forming a second opening within the dielectric layer to expose a source/drain region within the fin, the second opening being adjacent to the gate structure; and forming a source/drain contact within the second opening to the source/drain region.
A second aspect of the disclosure provides for an integrated circuit structure. The integrated circuit structure may include: a gate structure between a pair of gate spacers within a dielectric layer and substantially surrounding a fin, wherein the gate structure is disposed adjacent to a channel region within the fin; and a source/drain contact extending within the dielectric layer to a source/drain region within a fin, the source/drain contact being separated from the gate structure by at least one gate spacer in the pair of gate spacers, wherein the channel region and the source/drain region provide electrical connection between the gate structure and the source/drain contact.
A third aspect of the disclosure provides for an integrated circuit structure. The integrated circuit structure may include: a source/drain contact to a source/drain region, the source/drain contact being adjacent to a gate structure and being directly connected to a gate conductor of the gate structure through a sidewall of the gate structure.
These and other features of this disclosure will be more readily understood from the following detailed description of the various aspects of the disclosure taken in conjunction with the accompanying drawings that depict various embodiments of the disclosure, in which:
It is noted that the drawings of the disclosure are not to scale. The drawings are intended to depict only typical aspects of the disclosure, and therefore should not be considered as limiting the scope of the disclosure. In the drawings, like numbering represents like elements between the drawings.
The present disclosure relates to an integrated circuit (IC) structure, and more particularly, to an integrated circuit structure without a gate contact and method of forming the same.
As used herein, “substantially” refers to largely, for the most part, entirely specified or any slight deviation which provides the same technical benefits of the invention. As used herein “approximately” is intended to include values, for example, within 10% of the stated values. As used herein, the term “depositing” may include any now known or later developed technique appropriate for deposition, including but not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-enhanced CVD (PECVD), semi-atmosphere CVD (SACVD) high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metalorganic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, and evaporation.
“Etching” generally refers to the removal of material from a substrate or structures formed on the substrate by wet or dry chemical means. In some instances, it may be desirable to selectively remove material from certain areas of the substrate. In such an instance, a mask may be used to prevent the removal of material from certain areas of the substrate. There are generally two categories of etching, (i) wet etch and (ii) dry etch. Wet etching may be used to selectively dissolve a given material and leave another material relatively intact. Wet etching is typically performed with a solvent, such as an acid. Dry etching may be performed using a plasma which may produce energetic free radicals, or species neutrally charged, that react or impinge at the surface of the wafer. Neutral particles may attack the wafer from all angles, and thus, this process is isotropic. Ion milling, or sputter etching, bombards the wafer with energetic ions of noble gases from a single direction, and thus, this process is highly anisotropic. A reactive-ion etch (RIE) operates under conditions intermediate between sputter etching and plasma etching and may be used to produce deep, narrow features, such as trenches.
IC structure 100 may also include dummy gate stacks 108a, 108b over fins 102 and/or STI region 104. Dummy gate stacks 108a, 108b may substantially surround portions of fins 102. As shown, dummy gate stacks 108a may be formed over and around fins 102, while dummy gate stacks 108b may be formed such that dummy gate stacks 108b straddle both portions of fins 102 and portions of STI region 104. Dummy gate stacks 108a, 108b may include a gate dielectric layer 112, a dummy gate material 114 over gate dielectric layer 112, and a cap layer 116 over dummy gate material 114. Dummy gate stacks 108a, 108b may be disposed between a pair of gate spacers 120. Gate spacers 120 may be disposed over the substrate such that gate spacers 120 are disposed over and around fins 102 and STI region 104 on opposing sides of gate stacks 108a, 108b.
Dummy gate stacks 108a, 108b and gate spacers 120 may be formed by conventional lithographic techniques. For example, gate spacers 120 may be formed by depositing gate spacer material over fins 102 and STI region 104. Gate spacers 120 may be patterned and etched to their desired orientation. Dummy gate stacks 108a, 108b may each be formed between a pair of gate spacers 120 by depositing gate dielectric layer 112 such that gate dielectric layer 112 substantially lines gate spacers 120 and a region between gate spacers 120. Dummy gate material 114 may be deposited over gate dielectric layer 112. Subsequently, gate dielectric layer 112 and dummy gate material 114 may be planarized to a top surface of gate spacers 120 such that any portions of gate dielectric layer 112 and dummy gate material 114 that are not between a pair of gate spacers 120 is removed. Subsequently, dummy gate material 114 may be recessed and cap layer 116 may be formed over the recessed dummy gate material 114. Cap layer 116 may be planarized to a top surface of gate spacers 120. Although not mentioned for brevity, it is to be understood than any of these processes can be formed with a mask in place. Gate dielectric layer 112 may include conventional gate dielectric materials, such as for example, silicon dioxide. Dummy gate material 114 may include conventional dummy gate materials known in the art, such as for example, polysilicon or amorphous silicon. Cap layer 116 may include conventional gate cap layers, such as for example, titanium nitride. As known in the art, dummy gate stacks 108a, 108b enable IC structure 100 to undergo additional processing before active gate stacks are formed in order to prevent damage to active gate stacks. Gate spacers 120 may include conventional gate spacer material, such as for example, silicon nitride.
Planarization refers to various processes that make a surface more planar (that is, more flat and/or smooth). Chemical-mechanical-polishing (CMP) is one currently conventional planarization process which planarizes surfaces with a combination of chemical reactions and mechanical forces.
Other currently conventional planarization techniques may include: (i) oxidation; (ii) chemical etching; (iii) taper control by ion implant damage; (iv) deposition of films of low-melting point glass; (v) resputtering of deposited films to smooth them out; (vi) photosensitive polyimide (PSPI) films; (vii) new resins; (viii) low-viscosity liquid epoxies; (ix) spin-on glass (SOG) materials; and/or (x) sacrificial etch-back.
A “mask” is a material or stack of materials which may be formed over an underlying material which is to be processed. The mask may be patterned to have openings such that the underlying material is exposed. Subsequently, the underlying material may be processed where the underlying material is exposed by the openings in the mask. Once the underlying material is processed, the mask may be removed. Conventional masking materials include photoresist, silicon oxide, amorphous carbon, spin-on materials and silicon nitride.
Still referring to
The terms “epitaxial growth and/or deposition” and “epitaxially formed and/or grown” mean the growth of a semiconductor material on a deposition surface of a semiconductor material, in which the semiconductor material being grown may have the same crystalline characteristics as the semiconductor material of the deposition surface. In an epitaxial deposition process, the chemical reactants provided by the source gases are controlled and the system parameters are set so that the depositing atoms arrive at the deposition surface of the semiconductor substrate with sufficient energy to move around on the surface and orient themselves to the crystal arrangement of the atoms of the deposition surface. Therefore, an epitaxial semiconductor material may have the same crystalline characteristics as the deposition surface on which it may be formed. For example, an epitaxial semiconductor material deposited on a {100} crystal surface may take on a {100} orientation. In some embodiments, epitaxial growth and/or deposition processes may be selective to forming on semiconductor surfaces, and may not deposit material on dielectric surfaces, such as silicon dioxide or silicon nitride surfaces.
IC structure 100 may also include a dielectric layer 126 over fins 102 (including any epitaxial material surrounding fin) and substantially surrounding dummy gate stacks 108a, 108b and gate spacers 120. Dielectric layer 126 may include, for example, silicon nitride, silicon oxide, fluorinated SiO2 (FSG), hydrogenated silicon oxycarbide (SiCOH), porous SiCOH, boro-phospho-silicate glass (BPSG), silsesquioxanes, carbon doped oxides (i.e., organosilicates) that include atoms of silicon, carbon, oxygen, and/or hydrogen, thermosetting polyarylene ethers, SiLK (a polyarylene ether available from Dow Chemical Corporation), a spin-on silicon-carbon containing polymer material available from JSR Corporation, other low dielectric constant (<3.9) material, or layers thereof. Dielectric layer 126 may be formed by deposition of the dielectric layer material and planarization of the dielectric material to a top surface of gate stacks 108a, 108b.
Turning now to
As shown in
After the anneal, dummy gate material 136 may be removed from openings 128a, 128b, e.g., via etching, from IC structure 100 to expose capping layer 134 thereunder as shown in
Dopants 146 may include p-type or n-type dopants. N-type dopants may include, but are not limited to: phosphorous (P), arsenic (As), antimony (Sb). N-type is an element introduced to a semiconductor to generate a free electron (by “donating” an electron to the semiconductor). The n-type element must have one more valance electron than the semiconductor. Common donors in silicon (Si) include phosphorous (P), arsenic (As), antimony (Sb) and common donors in gallium arsenic (GaAs) include sulphur (S), selenium (Se), tin (Sn), silicon (Si), and carbon (C). P-type dopants may include, but are not limited to: boron (B), indium (In) and gallium (Ga). P-type is an element introduced to a semiconductor to generate a free hole (by “accepting” an electron from the semiconductor atom and “releasing” a hole at the same time). The p-type element must have one valence electron less than the host semiconductor. Boron (B) is the most common acceptor in silicon technology. However, alternatives include indium and gallium.
As shown, as dopants 146 are implanted into exposed portions of fins 102, to create a channel 148 (represented by dotted line). As will be described herein, channel 148 provides electrical connection from source/drain region 124 to an active gate structure.
Turning now to
Turning now to
Gate stack materials 158 may be conformally deposited in any order dependent on the intended application for gate structures 156a, 156b. Gate stack materials 158 may be formed over high-k layer 132 within openings 128a to substantially fill openings 128a and over the field between openings 128a, 128b. Within openings 128b, gate stack materials 158 may be formed over silicide regions 152 within fins 102 and over exposed STI regions 104 to substantially fill openings 128b. Subsequently, gate stack materials 158 may be planarized to a top surface of dielectric layer 126 and/or gate spacers 120. As shown, gate structures 156a, 156b are disposed between gate spacers 120 within dielectric layer 126.
Turning now to
The embodiment according to
Referring now to
As shown in
Turning to
Referring only to
Fins 102 may include source/drain regions 124 between adjacent gate structures 156a, 156b. Overlying source/drain regions 124 may be source/drain contacts 178. Source/drain contacts 178 may extend from source/drain regions 124 to a top surface of dielectric layer 174. Dielectric layer 174 may be disposed over gate structures 156a, 156b, gate spacers 120, and dielectric layer 126.
Referring only to
Fins 102 may include source/drain regions 124 between adjacent gate structures 156a, 156b. Overlying source/drain regions 124 may be source/drain contacts 178. Source/drain contacts 178 may extend from source/drain regions 124 to a top surface of dielectric layer 174. Dielectric layer 174 may be disposed over gate structures 156a, 156b, gate spacers 120, and dielectric layer 126. As previously discussed herein, IC structure 186 according to this embodiment does not include silicide regions 152.
Referring to
It is to be understood that the method may continue with back-end-of-the-line (BEOL) construction (not shown). In such a case, additional dielectric layers may be formed over dielectric layer 174 and source/drain contacts 178 and additional devices (not shown) may be formed therein. The additional devices may be connected to IC structures 180, 186 by source/drain contacts 178.
Referring now to
The method according to this embodiment may start as described with respect to
As also shown in
Gate stack materials 258 may be conformally deposited in any order dependent on the intended application for gate structures 256a, 256b. Gate stack materials 258 may be formed over high-k layer 132 within openings 128a, 128b to substantially fill openings 128a, 128b and over the field between openings 128a, 128b. Subsequently, gate stack materials 258 may be planarized to a top surface of dielectric layer 126 and/or gate spacers 120. As shown, gate structures 256a, 256b are disposed between gate spacers 120 within dielectric layer 126.
Turning now to
Additionally, a dielectric layer 274 may be formed over portions of gate structures 256a, 256b, gate spacers 120, and dielectric layer 126. Dielectric layer 274 may include any of the dielectric layer materials discussed herein such that dielectric layer 274 may be composed of the same material as dielectric layer 126. After formation of dielectric layer 274, a mask (not shown) may be deposited over dielectric layer 274, patterned and etched to expose portions of dielectric layer 274 that are over source/drain regions 124. The exposed portions of dielectric layer 274 may then be etched to form openings 276. Etching may continue through dielectric layer 126 to source/drain regions 124 within fins 102 such that openings 276 expose source/drain regions 124. Further, etching of openings 276 may expose a portion of gate structure 256b over recessed gate spacers 120.
Turning to
Additionally, as shown in
Referring now to
Turning now to
As shown in
Additionally, as shown in
A mask 430 may be formed, e.g., via depositing, over IC structure 430. Mask 430 may include any of the mask materials discussed herein. Mask 430 may be patterned and etched to expose portions of dummy gate stacks 410, gate spacers 412, and dielectric layer 416 where etching of IC structure 400 is desired. That is, mask 430 may be patterned and etched to where it is desirable to remove portions of dielectric layer 416, gate spacers 412, high-k layer 422, and work function metal layer 424 in order to expose portions of dummy gate material 426.
Turning now to
As shown in
As shown in
The methods as described above are used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. “Optional” or “optionally” means that the subsequently described event or circumstance may or may not occur, and that the description includes instances where the event occurs and instances where it does not.
The descriptions of the various embodiments of the present disclosure have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Zang, Hui, Chi, Min-hwa, Eller, Manfred J, Ciavatti, Jerome J. B.
Patent | Priority | Assignee | Title |
10770388, | Jun 15 2018 | International Business Machines Corporation | Transistor with recessed cross couple for gate contact over active region integration |
11437273, | Mar 01 2019 | Micromaterials LLC | Self-aligned contact and contact over active gate structures |
Patent | Priority | Assignee | Title |
9324796, | Sep 24 2013 | GLOBALFOUNDRIES U S INC | Gate-all-around nanowire MOSFET and method of formation |
20080272398, | |||
20130328111, | |||
20160020118, | |||
20160181366, | |||
20160315087, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 23 2016 | CHI, MIN-HWA | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039556 | /0704 | |
Aug 24 2016 | ZANG, HUI | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039556 | /0704 | |
Aug 24 2016 | CIAVTTI, JEROME J B | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039556 | /0704 | |
Aug 25 2016 | ELLER, MANFRED J | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039556 | /0704 | |
Aug 26 2016 | GLOBALFOUNDRIES Inc. | (assignment on the face of the patent) | / | |||
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Oct 22 2020 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054633 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 | |
May 28 2021 | GLOBALFOUNDRIES, U S INC | DAEDALUS ACQUISITIONS LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 058631 | /0381 |
Date | Maintenance Fee Events |
Jun 11 2021 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 12 2020 | 4 years fee payment window open |
Jun 12 2021 | 6 months grace period start (w surcharge) |
Dec 12 2021 | patent expiry (for year 4) |
Dec 12 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 12 2024 | 8 years fee payment window open |
Jun 12 2025 | 6 months grace period start (w surcharge) |
Dec 12 2025 | patent expiry (for year 8) |
Dec 12 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 12 2028 | 12 years fee payment window open |
Jun 12 2029 | 6 months grace period start (w surcharge) |
Dec 12 2029 | patent expiry (for year 12) |
Dec 12 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |