A method includes isolating a first and at least a second region on a semiconductor substrate, and forming one or more devices on each of the first and at least second regions. Forming the one or more devices includes forming at least one gate structures in each of the first and at least second regions on a first surface of the substrate, depositing a spacer over the gate structures in each of the first and the at least second regions and over the first surface of the substrate, etching horizontal portions of the spacer in the first region, growing epitaxial portions in the first region in alignment with said at least one gate structure in the first region, oxidizing exposed surfaces of the epitaxial portions in the first region, and repeating the etching, growing and oxidizing steps for the at least second region.
|
1. A method comprising:
isolating at least a first region and a second region on a semiconductor substrate; and
forming one or more devices on each of the first and second regions, comprising:
forming at least one gate structure in each of the first and second regions on a first surface of the substrate;
depositing a spacer over the gate structures in the first and second regions and over the first surface of the substrate;
etching horizontal portions of the spacer in the first region while leaving the spacer deposited in the second region, wherein vertical portions of the spacer in the first region are left in place after etching;
growing epitaxial portions in the first region in alignment with said at least one gate structure in the first region;
forming an oxide film on the epitaxial portions in the first region by oxidizing exposed surfaces of the epitaxial portions in the first region; and
repeating the etching, growing and forming steps for the second region, wherein the oxide film formed on the epitaxial portions in the first region remains during the etching and growing steps for the second region, and further wherein the repeating etching step comprises etching horizontal portions of the spacer in the second region while leaving vertical portions of the spacer in place after etching.
4. The method of
7. The method of
8. The method of
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
17. The method of
|
Complementary metal-oxide semiconductor (CMOS) is a technology for constructing various types of circuits. CMOS circuits may use a combination of p-type and n-type metal-oxide-semiconductor field-effect transistors (MOSFETs) to implement logic gates and other digital circuits. CMOS technology is used in various applications, including but not limited to microprocessors, microcontrollers, static RAM, etc.
Embodiments described herein provide methods of forming semiconductor devices. For example, a method includes isolating a first and at least a second region on a semiconductor substrate, and forming one or more devices on each of the first and at least second regions. Forming at least one gate structures in each of the first and at least second regions on a first surface of the substrate, depositing a spacer over the gate structures in each of the first and the at least second regions and over the first surface of the substrate, etching horizontal portions of the spacer in the first region, growing epitaxial portions in the first region in alignment with said at least one gate structure in the first region, oxidizing exposed surfaces of the epitaxial portions in the first region, and repeating the etching, growing and oxidizing steps for the at least second region.
These and other features, objects and advantages of the present invention will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
The present application relates to the field of semiconductor device manufacturing and, more particularly, to forming a plurality of field-effect transistors (FETs) using one spacer deposition.
Illustrative embodiments will be described herein with reference to particular methods and apparatus. It is to be appreciated, however, that the invention is not limited to the specific methods and apparatus illustratively shown and described herein. Rather, embodiments of the invention are directed more broadly to techniques for generating FETs on a substrate using a single spacer deposition. Moreover, it will become apparent to those skilled in the art given the teachings herein that numerous modifications can be made to the embodiments shown that are within the scope of the present invention. That is, no limitations with respect to the specific embodiments described herein are intended or should be inferred. For example, the figures show planar MOSFET devices, but the invention can also be applied to other MOSFET such as FINFET, Nanowire, or bipolar junction devices (BJT).
Modern CMOS processes require multiple epitaxy steps for each of the various different types of devices formed such as N-channel FETs (NFETs), P-channel FETs (PFETs), low leakage devices such as embedded dynamic random-access memory (eDRAM), analog devices, etc. Formation of such devices, however, can be complicated and impractical. For example, the different devices may utilize different types of epi, requiring first depositing a spacer followed by an etch process for each of the different types of epi. Such techniques, however, suffer from various disadvantages. For example, such techniques introduce multiple spacer thicknesses and/or widths. In addition, each spacer deposition and etch procedure erodes the shallow trench insulation (STI) regions as well as the gate hard mask and device layers. As such, these methods are complicated and impractical.
Embodiments provide a process for creating self-aligned post epi hard mask in order to do multiple epi with a single spacer deposition, thus creating a self-aligned post epi hard mask such that multiple types of epi can be grown utilizing a single spacer deposition and one etch process per device. Embodiments provide for a semiconductor structure comprising multiple FETs on a substrate formed with a single spacer deposition and a method of making thereof.
An illustrative embodiment for forming multiple FETs on a substrate using a single spacer deposition will be described below with reference to
As shown in
In the following step, as shown in the side view of structure 400 in
In the next step, as shown in the side view of structure 500 in
Subsequently, the processing steps shown in
The process described above in the context of
Various structures described above may be implemented in integrated circuits. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
It will be appreciated and should be understood that the exemplary embodiments of the invention described above can be implemented in a number of different fashions. Given the teachings of the invention provided herein, one of ordinary skill in the related art will be able to contemplate other implementations of the invention. Although illustrative embodiments of the present invention have been described herein with reference to the accompanying drawings, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in art without departing from the scope or spirit of the invention.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5073516, | Feb 28 1991 | Texas Instruments Incorporated; TEXAS INSTRUMENTS INCORPORATED, A CORP OF DELAWARE | Selective epitaxial growth process flow for semiconductor technologies |
5451532, | Mar 15 1994 | National Semiconductor Corp. | Process for making self-aligned polysilicon base contact in a bipolar junction transistor |
6190976, | Nov 26 1997 | Renesas Electronics Corporation | Fabrication method of semiconductor device using selective epitaxial growth |
6316320, | Apr 04 1997 | Mitsubishi Denki Kabushiki Kaisha | DRAM device with improved memory cell reliability |
6686248, | Apr 03 2001 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method of fabricating a semiconductor device having a MOS transistor with a high dielectric constant material |
8546228, | Jun 16 2010 | GLOBALFOUNDRIES U S INC | Strained thin body CMOS device having vertically raised source/drain stressors with single spacer |
8853040, | Jun 16 2010 | GLOBALFOUNDRIES Inc | Strained thin body CMOS device having vertically raised source/drain stressors with single spacer |
8860138, | Jun 16 2010 | GLOBALFOUNDRIES Inc | Strained thin body CMOS device having vertically raised source/drain stressors with single spacer |
20110070701, | |||
20110309446, | |||
20120241868, | |||
20130330887, | |||
20140248761, | |||
KR1020110057853, | |||
TW200910591, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 08 2015 | LEOBANDUNG, EFFENDI | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035810 | /0558 | |
Jun 09 2015 | International Business Machines Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 19 2021 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 27 2021 | 4 years fee payment window open |
Aug 27 2021 | 6 months grace period start (w surcharge) |
Feb 27 2022 | patent expiry (for year 4) |
Feb 27 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 27 2025 | 8 years fee payment window open |
Aug 27 2025 | 6 months grace period start (w surcharge) |
Feb 27 2026 | patent expiry (for year 8) |
Feb 27 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 27 2029 | 12 years fee payment window open |
Aug 27 2029 | 6 months grace period start (w surcharge) |
Feb 27 2030 | patent expiry (for year 12) |
Feb 27 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |