The present application provides planar and stacked resistor structures that are embedded within an interconnect dielectric material in which the resistivity of an electrical conducting resistive material or electrical conducting resistive materials of the resistor structure can be tuned to a desired resistivity during the manufacturing of the resistor structure. Notably, a doped metallic insulator layer is formed atop a substrate. A controlled surface treatment process is then performed to an upper portion of the doped metallic insulator layer to convert the upper portion of the doped metallic insulator layer into an electrical conducting resistive material layer. The remaining doped metallic insulator layer and the electrical conducting resistive material layer are then patterned to provide the resistor structure.

Patent
   9991330
Priority
Jan 11 2017
Filed
Jan 11 2017
Issued
Jun 05 2018
Expiry
Jan 11 2037
Assg.orig
Entity
Large
2
27
currently ok
1. A semiconductor structure comprising:
a resistor structure located on a surface of a substrate, the resistor structure comprising an electrical conducting resistive material located on a doped metallic insulator, the electrical conducting resistive material is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide; and
an interconnect dielectric material entirely embedding the resistor structure, wherein a dielectric capping layer is located between the interconnect dielectric material and the resistor structure.
10. A semiconductor structure comprising:
a resistor structure located on a surface of a substrate, the resistor structure comprising a stacked resistor of, from bottom to top, a base electrical conducting resistive material, a doped metallic insulator located directly on the base electrical conducting resistive material, and an electrical conducting resistive material located on the doped metallic insulator, wherein the base electrical conducting resistive material is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide, and the electrical conducting resistive material is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide;
an interconnect dielectric material entirely embedding the resistor structure; and
a first contact structure and a second contact structure located in the interconnect dielectric material, the first contact structure contacting a topmost surface of doped metallic insulator and the second contact structure containing a topmost surface of the base electrical conducting resistive material.
12. A method of forming a semiconductor structure, the method comprising:
forming a base electrical conducting resistive material layer on a substrate, wherein the base electrical conducting resistive material layer is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide;
forming a doped metallic insulator layer on the base electrical conducting material layer;
performing a controlled surface treatment process to an upper portion of the doped metallic insulator layer to convert the upper portion of the doped metallic insulator layer into an electrical conducting resistive material layer, the electrical conducting resistive material layer is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide;
patterning the doped metallic insulator layer, the electrical conducting resistive material layer and the base electrical conducting resistive material layer to provide a resistor structure comprising a remaining portion of the doped metallic insulator layer, a remaining portion of the electrical conducting resistive material layer, and a remaining portion of the base electrical conducting resistive material layer; and
forming an interconnect dielectric material on the substrate and the resistor structure.
2. The semiconductor structure of claim 1, wherein the doped metallic insulator is selected from a nitrogen doped metal, an oxygen doped metal or a nitrogen and oxygen doped metal.
3. The semiconductor structure of claim 1, wherein the electrical conducting resistive material is composed of tantalum nitride (TaN) and the doped metallic insulator is composed of Ta3N5.
4. The semiconductor structure of claim 1, wherein outermost sidewalls of the doped metallic insulator and the electrical conducting resistive material are vertically aligned with each other.
5. The semiconductor structure of claim 1, wherein the resistor structure is a planar resistor consisting of the doped metallic insulator and the electrical conducting resistive material.
6. The semiconductor structure of claim 5, further comprising a first contact structure and a second contact structure located in the interconnect dielectric material and contacting different portions of a topmost surface of the electrical conducting resistive material.
7. The semiconductor structure of claim 1, wherein the resistor structure is a stacked resistor further comprising a base electrical conducting resistive material located directly beneath the doped metallic insulator, wherein the base electrical conducting resistive material is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide.
8. The semiconductor structure of claim 7, wherein the substrate is a dielectric substrate that contains at least one interconnect structure embedded therein.
9. The semiconductor structure of claim 7, wherein the electrical conducting resistive material and the base electrical conducting resistive material are both composed of tantalum nitride (TaN) and the doped metallic insulator is composed of Ta3N5.
11. The semiconductor structure of claim 10, further comprising a dielectric capping layer located between the interconnect dielectric material and the resistor structure.
13. The method of claim 12, further comprising forming a first contact structure and a second contact structure in the interconnect dielectric material and contacting different portions of a topmost surface of resistor structure.
14. The method of claim 12, further comprising forming a first contact structure and a second contact structure in the interconnect dielectric material, the first contact structure contacting a topmost surface of the remaining portion of the doped metallic insulator layer and the second contact structure containing a topmost surface of the remaining portion of the base electrical conducting resistive material layer.
15. The method of claim 12, wherein the controlled surface treatment process provides a phase change in the upper portion of the doped metallic insulator layer.
16. The method of claim 15, wherein the controlled surface treatment process comprises a thermal process, a plasma process, a gas cluster ion beam process, an ion beam process or an ion implantation process.
17. The method of claim 12, wherein the forming the base electrical conducting resistive material comprising:
forming another doped metallic insulator layer; and
performing another controlled surface treatment process to convert an entirety of the another doped metallic insulator layer into the base electrical conducting resistive material layer.
18. The method of claim 17, wherein the another controlled surface treatment process provides a phase change of the another doped metallic insulator layer.
19. The method of claim 18, wherein the another controlled surface treatment process comprises a thermal process, a plasma process, a gas cluster ion beam process, an ion beam process or an ion implantation process.

The present application relates to a semiconductor structure and a method of forming the same. More particularly, the present application relates to a semiconductor structure that includes a resistor structure that is embedded in an interconnect dielectric material and that has a controlled resistivity. The present application also provides a method of forming such a semiconductor structure.

A resistor, which is a passive two-terminal electrical component that implements electrical resistance as a circuit element, is one of the most common electrical components present in almost every electrical device. In electronic circuits, resistors can be used to limit current flow, to adjust signal levels, bias active elements, and terminate transition lines.

In semiconductor devices, it is well known to have a thin film resistor such as, for example, a resistor composed of TaN, embedded in the chip through either a damascene approach or a subtractive etch method. For example, and during back-end-of-the-line (BEOL) processing, a thin film resistor may be embedded in an interconnect dielectric material. Prior art methods of forming thin film resistors embedded in an interconnect dielectric material are complicated and expensive. Moreover, topography issues arise when embedding a thin film resistor in an interconnect dielectric material which may degrade the final chip yield. Other issues with prior art methods of embedding a thin film metal resistor in a MOL dielectric material include variation of sheet resistivity and tuning precision.

There is thus a need for providing a semiconductor structure including a resistor structure that is embedded in an interconnect dielectric material that has design flexibility and controlled resistivity.

The present application provides planar and stacked resistor structures that are embedded within an interconnect dielectric material in which the resistivity of an electrical conducting resistive material or electrical conducting resistive materials of the resistor structure can be tuned to a desired resistivity during the manufacturing of the resistor structure. Notably, a doped metallic insulator layer is formed atop a substrate. A controlled surface treatment process is then performed to an upper portion of the doped metallic insulator layer to convert the upper portion of the doped metallic insulator layer into an electrical conducting resistive material layer. The remaining doped metallic insulator layer and the electrical conducting resistive material layer are then patterned to provide the resistor structure.

In one aspect of the present application, a semiconductor structure including a resistor structure that is embedded in an interconnect dielectric material and that has a controlled resistivity is provided. In one embodiment, the semiconductor structure may include a resistor structure located on a surface of a substrate. The resistor structure includes an electrical conducting resistive material located on a doped metallic insulator. The electrical conducting resistive material is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide (i.e., a metallic complex containing both oxide and nitride). The semiconductor structure of the present application further includes an interconnect dielectric material entirely embedding the resistor structure.

In some embodiments, the resistor structure may further include a base electrical conducting resistive material located directly beneath the doped metallic insulator. In such an embodiment, the base electrical conducting resistive material is also selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide.

In another aspect of the present application, a method of forming a semiconductor structure including a resistor structure that is embedded in an interconnect dielectric material and that has a controlled resistivity is provided. In one embodiment, the method includes forming a doped metallic insulator layer atop a substrate. A controlled surface treatment process is then performed to an upper portion of the doped metallic insulator layer to convert the upper portion of the doped metallic insulator layer into an electrical conducting resistive material layer, the electrical conducting resistive material layer is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide (i.e., a metallic complex containing both oxide and nitride). The doped metallic insulator layer and the electrical conducting resistive material layer are then patterned to provide a resistor structure comprising a remaining portion of the doped metallic insulator layer and a remaining portion of the electrical conducting resistive material layer. An interconnect dielectric material is then formed on the substrate and the resistor structure.

In some embodiments, the method may further include forming a base electrical conducting resistive material layer between the substrate and the doped metallic insulator layer, the base electrical conducting resistive material layer is selected from the group consisting of a metallic nitride, a metallic oxide, and a metallic nitride-oxide. In such an embodiment, the base electrical conducting resistive material layer is patterned during the patterning of the doped metallic insulator layer and the electrical conducting resistive material layer, and the resistor structure comprises a remaining portion of the base electrical conducting resistive material layer, a remaining portion of the doped metallic insulator layer and a remaining portion of the electrical conducting resistive material layer.

FIG. 1 is a cross sectional view of a first exemplary semiconductor structure that includes a doped metallic insulator layer located on a surface of a substrate in accordance with an embodiment of the present application.

FIG. 2 is a cross sectional view of the first exemplary semiconductor structure of FIG. 1 after performing a controlled surface treatment in which an upper portion of the doped metallic insulator layer is converted into an electrical conducting metallic nitride and/or oxide layer.

FIG. 3 is a cross sectional view of the first exemplary semiconductor structure of FIG. 2 after patterning the bilayer of the remaining portion of the doped metallic insulator layer and the electrical conducting metallic nitride and/or oxide layer to provide a resistor structure on the substrate.

FIG. 4 is a cross sectional view of the first exemplary semiconductor structure of FIG. 3 after forming a dielectric capping layer on physically exposed portions of the substrate and the resistor structure.

FIG. 5 is a cross sectional view of the first exemplary semiconductor structure of FIG. 4 after forming an interconnect dielectric material on the dielectric capping layer.

FIG. 6 is a cross sectional view of the first exemplary semiconductor structure of FIG. 5 after forming a first contact structure and a second contact structure that contact different portions of the topmost surface of the resistor structure.

FIG. 7 is a cross sectional view of a second exemplary semiconductor structure that includes a doped metallic insulator layer located on a surface of a dielectric substrate in accordance with another embodiment of the present application.

FIG. 8 is a cross sectional view of the second exemplary semiconductor structure of FIG. 7 after performing a controlled surface treatment in which the entirety of doped metallic insulator layer is converted into a base electrical conducting metallic nitride and/or oxide layer.

FIG. 9 is a cross sectional view of the second exemplary semiconductor structure of FIG. 8 after forming a second doped metallic insulator layer on the base electrical conducting metallic nitride and/or oxide layer.

FIG. 10 is a cross sectional view of the second exemplary semiconductor structure of FIG. 9 after performing a controlled surface treatment in which an upper portion of the second doped metallic insulator layer is converted into an electrical conducting metallic nitride and/or oxide layer.

FIG. 11 is a cross sectional view of the second exemplary semiconductor structure of FIG. 10 after patterning the multilayered stack of the base electrical conducting metallic nitride and/or oxide layer, the remaining portion of the second doped metallic insulator layer, and the electrical conducting metallic nitride and/or oxide layer to provide a stacked resistor structure.

FIG. 12 is a cross sectional view of the second exemplary semiconductor structure of FIG. 11 after forming a dielectric capping layer on physically exposed portions of the substrate and the stacked resistor structure.

FIG. 13 is a cross sectional view of the second exemplary semiconductor structure of FIG. 12 after forming an interconnect dielectric material on the dielectric capping layer.

FIG. 14 is a cross sectional view of the second exemplary semiconductor structure of FIG. 13 after forming a first contact structure contacting a topmost surface of the remaining portion of the second doped metallic insulator layer of the stacked resistor structure and a second contact structure containing a topmost surface of the base electrical conducting metallic nitride and/or oxide layer of the stacked resistor structure.

The present application will now be described in greater detail by referring to the following discussion and drawings that accompany the present application. It is noted that the drawings of the present application are provided for illustrative purposes only and, as such, the drawings are not drawn to scale. It is also noted that like and corresponding elements are referred to by like reference numerals.

In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, in order to provide an understanding of the various embodiments of the present application. However, it will be appreciated by one of ordinary skill in the art that the various embodiments of the present application may be practiced without these specific details. In other instances, well-known structures or processing steps have not been described in detail in order to avoid obscuring the present application.

It will be understood that when an element as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “beneath” or “under” another element, it can be directly beneath or under the other element, or intervening elements may be present. In contrast, when an element is referred to as being “directly beneath” or “directly under” another element, there are no intervening elements present.

Referring now to FIG. 1, there is illustrated a first exemplary semiconductor structure that can be employed in accordance with an embodiment of the present application. The first exemplary semiconductor structure includes a doped metallic insulator layer 12 located on a surface of a substrate 10.

Substrate 10 may be composed of a semiconductor material, an insulator material, a conductive material or any combination thereof. When the substrate 10 is composed of a semiconductor material, any material having semiconducting properties such as, for example, Si, SiGe, SiGeC, SiC, Ge alloys, III/V compound semiconductors or II/VI compound semiconductors, may be used. In addition to these listed types of semiconductor materials, substrate 10 can be a layered semiconductor such as, for example, Si/SiGe, Si/SiC, silicon-on-insulators (SOIs) or silicon germanium-on-insulators (SGOIs).

When the substrate 10 is an insulator material, the insulator material can be an organic insulator, an inorganic insulator or any combination thereof including multilayers. When substrate 10 is a conductive material, substrate 10 may include, for example, polySi, an elemental metal, alloys of elemental metals, a metal silicide, a metal nitride or any combination thereof including multilayers.

When substrate 10 is composed of a semiconductor material, one or more semiconductor devices such as, for example, complementary metal oxide semiconductor (CMOS) devices can be fabricated thereon. When substrate 10 is composed of a combination of an insulator material and a conductive material, substrate 10 may represent an underlying interconnect level of a multilayered interconnect structure.

Doped metallic insulator layer 12 is a continuous (without any voids and/or breaks) layer that is present on the entirety of the substrate 10. In one embodiment, doped metallic insulator layer 12 may include a nitrogen-doped metal that is composed of nitrogen, N, and a metal, M. In another embodiment, doped metallic insulator layer 12 may include an oxygen-doped metal that is composed of oxygen, O, and a metal, M. In yet another embodiment, doped metallic insulator layer 12 may include a nitrogen- and oxygen-doped metal that is composed of nitrogen, N, oxygen, O, and a metal M. In any of the above mentioned embodiments, metal, M, is a ohmic material such as, for example, titanium (Ti), tantalum (Ta), ruthenium (Ru), tungsten (W), platinum (Pt), cobalt (Co), rhodium (Rh) and manganese (Mn). In one example, the doped metallic insulator layer 12 is Ta3N5. In any of the above mentioned embodiments, the ratio of nitrogen and/or oxygen to metal in the doped metallic insulator layer 12 provides a crystal structure having an insulating phase, which upon performing a subsequent controlled surface treatment is converted into an electrical conducting phase.

Doped metallic insulator layer 12 may be formed utilizing a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD), sputtering, chemical solution deposition or plating.

Doped metallic insulator layer 12 may have a thickness of from 5 nm to 50 nm. Other thicknesses that are lesser than 5 nm, or greater than 50 nm can also be employed as the thickness of the doped metallic insulator layer 12.

Referring now to FIG. 2, there is illustrated the first exemplary semiconductor structure of FIG. 1 after performing a controlled surface treatment in which an upper portion of the doped metallic insulator layer 12 is converted into an electrical conducting metallic nitride and/or oxide layer 14. The term “metallic nitride and/or oxide” denotes a metallic nitride, a metallic oxide, or a metallic nitride-oxide. The electrical conducting metallic nitride and/or oxide layer 14 includes the same metal as the doped metallic insulator layer 12. In one example, the electrical conducting metallic nitride and/or oxide layer 14 is TaN. The electrical conductive metallic nitride and/or oxide layer 14 may also be referred to herein as an electrical conducting resistive material layer.

The controlled surface treatment process may include introducing atoms of nitrogen (N2), atoms of oxygen (O2), atoms of hydrogen (H2), atoms of argon (Ar) or any combination of the aforementioned atoms into the upper portion of the doped metallic insulator layer 12 such that the insulating phase of the exposed portion of the doped metallic insulator layer 12 is converted into a crystal structure having an electrical conducting phase. In one embodiment, after the controlled surface treatment process, the ratio of oxygen and/or nitrogen in the upper portion of the doped metallic insulator layer 12 is changed such that the upper portion of the doped metallic insulator layer 12 is converted from insulating to conducting. In one example, the doped insulator layer 12 is Ta3N5, and the resulting electrical conducting resistive material (i.e., the electrical conducting nitride and/or oxide layer 14) is TaN.

The controlled surface treatment process changes the composition of the exposed upper portion of the doped metallic insulator layer 12 into an electrical conducting metallic material. Tuning of the resistivity of the resultant electrical conducting metallic material, i.e., the electrical conducting metallic nitride and/or oxide layer 14, can be achieved by adjusting the depth of the controlled surface treatment process. In one embodiment of the present application, the controlled surface treatment converts from 1 nm to 3 nm of the doped metallic insulator layer 12 into the electrical conducting resistive material. Other depths are possible as long as at least a portion of the doped metallic insulator layer 12 remains after the controlled surface treatment process.

The controlled surface treatment may include, but is not limited to, a thermal process, a plasma process, a gas cluster ion beam process, an ion beam process or an ion implantation process.

The thermal process may include thermal treatments in an ambient containing at least one of nitrogen (N2), oxygen (O2), hydrogen (H2), and argon (Ar). In one example, the thermal treatments may include a thermal nitridation, and/or a thermal oxidation. The thermal processes do not include an electrical bias higher than 200 W. The thermal processes may include a laser beam treatment. In some embodiments, no electrical bias is performed during the thermal processes.

In one example, and when a thermal nitridation process is employed, the thermal nitridation process can be performed in any nitrogen-containing ambient, which is not in the form of a plasma. The nitrogen-containing ambients that can be employed in the present application include, but are not limited to, N2, NH3, NH4, NO, or NHx wherein x is between 0 and 1. Mixtures of the aforementioned nitrogen-containing ambients can also be employed in the present application. In some embodiments, the nitrogen-containing ambient is used neat, i.e., non-diluted. In other embodiments, the nitrogen-containing ambient can be diluted with an inert gas such as, for example, helium (He), neon (Ne), argon (Ar) and mixtures thereof. In some embodiments, hydrogen (H2) can be used to dilute the nitrogen-containing ambient.

In another example, and when a thermal oxidation process is employed, the thermal oxidation process can be performed in any oxygen-containing ambient, which is not in the form of a plasma. In one example, ozone (O3) is employed as the oxygen-containing ambient. Other oxygen containing ambients may also be employed. Mixtures of the aforementioned oxygen-containing ambients can also be employed in the present application. In some embodiments, the oxygen-containing ambient is used neat, i.e., non-diluted. In other embodiments, the oxygen-containing ambient can be diluted with an inert gas such as, for example, helium (He), neon (Ne), argon (Ar) and mixtures thereof. In some embodiments, hydrogen (H2) can be used to dilute the oxygen-containing ambient.

When a combined thermal nitridation and oxidation process is employed, a combination of nitrogen-containing and oxygen containing ambients used neat or admixed with an inert gas or hydrogen can be employed.

In the specific examples mentioned above (i.e., thermal oxidation and/or thermal nitridation), the content of nitrogen (N2) and/or oxygen (O2) within the ambient employed in the present application is typically from 10% to 100%, with a nitrogen and/or oxygen content within the ambient from 50% to 80% being more typical. In one embodiment, the thermal processes employed in the present application is performed at a temperature from 50° C. to 600° C.

Hydrogen (H2) or argon (Ar) thermal processes can be performed neat or diluted and the amounts of hydrogen (H2) or argon (Ar) in such thermal processes can also be in the range from 10% to 100%.

When a plasma process is used, an electrical bias of greater than 200 W can be employed. The plasma process is performed by generating a plasma from one of the ambients (neat or diluted) that are mentioned above for the thermal process; notably a plasma containing at least one of nitrogen (N2), oxygen (O2), hydrogen (H2), and argon (Ar) is provided and used during the controlled surface treatment process. In one embodiment, the plasma process employed in the present application is performed at a temperature from 50° C. to 600° C.

When an ion beam process is employed, a beam of at least one of nitrogen (N2) ions, oxygen (O2) ions, hydrogen (H2) ions, and argon (Ar) ions generated from an ion source such as one of the aforementioned ambients is impinged upon the doped metallic insulator layer 12. The ion beam process may be performed utilizing any ion beam apparatus. The energy of the ion beam process can from 10 eV to 100 eV. The ion beam process can be performed at a temperature from 50° C. to 600° C.

When a gas cluster ion beam process is employed, a cluster of at least one of nitrogen (N2) ions, oxygen (O2) ions, hydrogen (H2) ions, and argon (Ar) ions generated from an ion source such as one of the aforementioned ambients is impinged upon the doped metallic insulator layer 12. The gas cluster ion beam process may be performed utilizing any gas cluster ion beam apparatus. The energy of the gas cluster ion beam process can from 10 eV to 30 eV. The gas cluster ion beam process can be performed at a temperature from 50° C. to 600° C.

When ion implantation is employed, at least one of nitrogen (N2) ions, oxygen (O2) ions, hydrogen (H2) ions, and argon (Ar) ions generated from an ion source such as one of the aforementioned ambients are impinged upon the doped metallic insulator layer 12. The ion implantation process may be performed utilizing any ion implantation apparatus. The energy of the ion implantation process can from 10 eV to 200 eV. The ion implantation process can be performed at a temperature from 50° C. to 600° C.

Referring now to FIG. 3, there is illustrated the first exemplary semiconductor structure of FIG. 2 after patterning the bilayer of the remaining portion of the doped metallic insulator layer 12 and the electrical conducting metallic nitride and/or oxide layer 14 to provide a resistor structure on the substrate 10. In the illustrated embodiment, resistor structure consists of an electrical conducting metallic nitride and/or oxide 14P (element 14P is a portion of the electrical conducting metallic nitride and/or oxide layer 14 that remains after the patterning process) located on a doped metallic insulator 12P (element 12P is a portion of the doped metallic insulator layer 12 that remains after the patterning process). Electrical conducting metallic nitride and/or oxide 14P is an electrical conducting resistive material of the resistor structure shown in FIG. 3.

As shown, outer sidewalls of the electrical conducting metallic nitride and/or oxide 14P of the resistor structure are vertically aligned with the outer sidewalls of the doped metallic insulator 12P. Thus, the length of the electrical conducting metallic nitride and/or oxide 14P is the same as a length of the underlying doped metallic insulator 12P. In this embodiment, the resistor structure includes a planar electrical conducting resistive material, i.e., the electrical conducting metallic nitride and/or oxide 14P, located on the doped metallic insulator 12P.

In one embodiment, patterning may include lithography and etching. The lithographic process includes forming a photoresist (not shown) atop a material or material stack to be patterned, exposing the photoresist to a desired pattern of radiation and developing the exposed photoresist utilizing a conventional resist developer. The photoresist may be a positive-tone photoresist, a negative-tone photoresist or a hybrid-tone photoresist. The photoresist may be formed utilizing a deposition process such as, for example, spin-on coating. The etching process includes a dry etching process (such as, for example, reactive ion etching, ion beam etching, plasma etching or laser ablation), and/or a wet chemical etching process. Typically, reactive ion etching is used in providing the resistor structure (12P, 14P) shown in FIG. 3.

Referring now to FIG. 4, there is illustrated the first exemplary semiconductor structure of FIG. 3 after forming a dielectric capping layer 16 on physically exposed portions of the substrate 10 and the resistor structure (12P/14P). Notably, the dielectric capping layer 16 is formed directly on physically exposed portions of the topmost surface of substrate 10 as well as sidewall surfaces and a topmost surface of the resistor structure (12P/14P). In some embodiments, the formation of the dielectric capping layer 16 may be omitted.

When present, the dielectric capping layer 16 may include any dielectric capping material such as, for example, silicon carbide (SiC), silicon nitride (Si3N4), silicon dioxide (SiO2), a carbon doped oxide, a nitrogen and hydrogen doped silicon carbide (SiC(N,H)) or a multilayered stack of at least one of the aforementioned dielectric capping materials. The dielectric capping material that provides the dielectric capping layer 16 may be formed utilizing a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), chemical solution deposition or evaporation.

When present, dielectric capping layer 16 may have a thickness from 10 nm to 100 nm. Other thicknesses that are lesser than 10 nm, or greater than 100 nm may also be used as the thickness of the dielectric capping layer 16.

Referring now to FIG. 5, there is illustrated the first exemplary semiconductor structure of FIG. 4 after forming an interconnect dielectric material 18 on the dielectric capping layer 16. In embodiments in which no dielectric capping layer 16 is formed, the interconnect dielectric material 18 is formed on the physically exposed surfaces of the substrate 10 and resistor structure (12P/14P).

The interconnect dielectric material 18 may be composed of an inorganic dielectric material or an organic dielectric material. In some embodiments, the interconnect dielectric material 18 may be porous. In other embodiments, the interconnect dielectric material 18 may be non-porous. Examples of suitable dielectric materials that may be employed as the interconnect dielectric material 18 include, but are limited to, silicon dioxide, undoped or doped silicate glass, silsesquioxanes, C doped oxides (i.e., organosilicates) that include atoms of Si, C, O and H, thermosetting polyarylene ethers or any multilayered combination thereof. The term “polyarylene” is used in this present application to denote aryl moieties or inertly substituted aryl moieties which are linked together by bonds, fused rings, or inert linking groups such as, for example, oxygen, sulfur, sulfone, sulfoxide, or carbonyl.

The interconnect dielectric material 18 may have a dielectric constant (all dielectric constants mentioned herein are measured relative to a vacuum, unless otherwise stated) that is about 4.0 or less. In one embodiment, the interconnect dielectric material 18 has a dielectric constant of 2.8 or less. These dielectrics generally having a lower parasitic cross talk as compared to dielectric materials whose dielectric constant is greater than 4.0.

The interconnect dielectric material 18 may be formed by a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD) or spin-on coating. The interconnect dielectric material 18 may have a thickness from 50 nm to 250 nm. Other thicknesses that are lesser than 50 nm, and greater than 250 nm can also be employed as long as the interconnect dielectric material 18 entirely embeds the resistor structure (12P/14P) provided above. That is, the interconnect dielectric material must cover the entire resistor structure (12P/14P).

Referring now to FIG. 6, there is illustrated the first exemplary semiconductor structure of FIG. 5 after forming a first contact structure 20L and a second contact structure 20R that contact different portions of the topmost surface of the resistor structure (12P/14P). Notably, the first contact structure 20L contacts a first portion of the electrical conducting metallic nitride and/or oxide 14P, while the second contact structure 29R contacts a second portion of the electrical conducting metallic nitride and/or oxide 14P.

The first contact structure 20L and the second contact structure 20R are spaced apart from each other. In the illustrated embodiment shown in FIG. 6, the first contact structure 20L is located at a first end portion of the resistor structure (12P/14P), while the second contact structure 20R is located at a second end portion of the resistor structure (12P, 14P).

The first and second contact structures (20L, 20R) can be formed by first providing contact openings into the interconnect dielectric material 18 and, if present, the dielectric capping layer 16. Each of the contact openings physically expose different portions of the topmost surface of the electrical conducting metallic nitride and/or oxide 14P. Each contact opening may be formed by lithography and etching as defined above. After providing the contact openings, each contact opening is then filled, at least in part, with a contact metal or metal alloy. The contact metal or metal alloy that provides at least a portion of the contact structures (20L, 20R) may include tungsten (W), cobalt (Co), aluminum (Al), copper (Cu), or a copper-aluminum alloy (in such an alloy copper may compose a majority (i.e., greater than 50 atomic percent) of the alloy, aluminum may compose a majority (i.e., greater than 50 atomic percent) of the alloy, or copper and aluminum are present in equal amounts (i.e., both elements are present at 50 atomic percent)).

The contact metal or metal alloy that provides at least a portion of the contact structures (20L, 20R) can be formed by a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), sputtering or plating. In some embodiments, a planarization process may follow the deposition of the contact metal or metal alloy. In the illustrated embodiment, the first and second contact structures (20L, 20R) have a topmost surface that is coplanar with each as well as being coplanar with a topmost surface of the interconnect dielectric material 18.

Referring now to FIG. 7, there is illustrated a second exemplary semiconductor structure that can be employed in accordance with another embodiment of the present application. In this embodiment, the second exemplary semiconductor structure includes a doped metallic insulator layer 54 located on a surface of a dielectric substrate 50. A least one interconnect structure 52 is embedded within the dielectric substrate 50.

Dielectric substrate 50 may include one of the dielectric materials mentioned above for interconnect dielectric material 18. Dielectric substrate 50 may be formed utilizing one of the deposition processes mentioned above for forming interconnect dielectric material 18. Dielectric substrate 50 may have a thickness that is within the range mentioned above for interconnect dielectric material 18.

The at least one interconnect structure 52 that is embedded within the dielectric substrate 50 may include an interconnect metal or metal alloy such as, for example, copper (Cu), aluminum (Al), tungsten (W), a copper-aluminum alloy (Cu—Al as defined above), or a copper-manganese alloy (Cu—Mn). The at least one interconnect structure 52 may be formed by first providing at least one opening within the dielectric substrate 50 and then filling the at least one opening with an interconnect metal or metal alloy as defined above. The at least one opening can be formed utilizing lithography and etching as defined above. The at least one opening may be a via opening, a line opening, or a combined via/line opening.

The filling may include a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), sputtering, or platting. A planarization process may follow the deposition of the interconnect metal or metal alloy to remove any overburdened interconnect metal or metal alloy that is formed on the topmost surface of the dielectric substrate 50.

Prior to depositing the interconnect metal or metal alloy, a diffusion barrier material (not shown) such as, for example, tantalum (Ta), tantalum nitride (TaN), titanium (Ti), titanium nitride (TiN), ruthenium (Ru), ruthenium nitride (RuN), a ruthenium-tantalum alloy (RuTa), a ruthenium-tantalum nitride alloy (RuTaN) tungsten (W), or tungsten nitride (WN) can be formed along the sidewalls and bottom wall of each opening. The diffusion barrier material must be different from the interconnect metal or metal alloy so as to serve as a barrier material. The diffusion barrier material can be formed utilizing a deposition process.

In some embodiments (not shown), a plating seed layer can be formed within the at least one opening. The plating seed layer may be used alone or in conjugation with the diffusion barrier material. The plating seed layer is employed to selectively promote subsequent electroplating of the interconnect metal or metal alloy. The optional plating seed layer may be composed of copper (Cu), a copper alloy, iridium (Ir), an iridium alloy, ruthenium (Ru) or a ruthenium alloy. The optional plating seed layer has a low metal-plating overpotential. In one embodiment, a copper plating seed layer can be used in facilitating the electroplating of a copper metal. The plating seed layer can be formed utilizing a deposition process.

In embodiments in which either a diffusion barrier material, a plating seed layer or both are employed, overburdened diffusion barrier material and/or plating seed may be removed from the topmost surface of the dielectric substrate 50 utilizing a planarization process that follows the deposition of the interconnect metal or metal alloy.

Doped metallic insulator layer 54 is a continuous (without any voids and/or breaks) layer that is present on the entirety of the dielectric substrate 50. Doped metallic insulator layer 54 of this embodiment is equivalent to doped metallic insulator layer 12 of the previous embodiment of the present application. In one embodiment, doped metallic insulator layer 54 may include a nitrogen-doped metal that is composed of nitrogen, N, and a metal, M. In another embodiment, doped metallic insulator layer 54 may include an oxygen-doped metal that is composed of oxygen, O, and a metal, M. In yet another embodiment, doped metallic insulator layer 54 may include a nitrogen- and oxygen-doped metal that is composed of nitrogen, N, oxygen, O, and a metal M. In any of the above mentioned embodiments, metal, M, is a ohmic material such as, for example, titanium (Ti), tantalum (Ta), ruthenium (Ru), tungsten (W), platinum (Pt), cobalt (Co), rhodium (Rh) and manganese (Mn). In one example, the doped metallic insulator layer 54 is Ta3N5.

Doped metallic insulator layer 54 may be formed utilizing one of the deposition processes mentioned above for doped metallic insulator layer 12. The doped metallic insulator layer 54 may have a thickness within the range mentioned above for doped metallic insulator layer 12.

Referring now to FIG. 8, there is illustrated the second exemplary semiconductor structure of FIG. 7 after performing a controlled surface treatment in which the entirety of doped metallic insulator layer 54 is converted into a base electrical conducting metallic nitride and/or oxide layer 56 (i.e., a base electrical conducting resistive material). The base electrical conducting metallic nitride and/or oxide layer 56 includes the same metal as the doped metallic insulator layer 54.

The controlled surface treatment that can be used in this embodiment of the present application includes any of the previous mentioned controlled surface treatment processes that were mentioned above for converting only the upper portion of the doped metallic insulator into an electrical conducting metallic material. The controlled surface treatment that can be used in this embodiment may be performed for a greater duration than the controlled surface treatments mentioned above for converting only the upper portion of the doped metallic insulator into an electrical conducting metallic material. In this embodiment, the controlled surface treatment achieves entire conversion of the doped metallic insulator layer 54 into the base electrical conducting metallic nitride and/or oxide layer 56.

In some embodiments, the step of forming the doped metallic insulator layer 54 and controlled surface treatment processing can be omitted. In such an embodiment, an electrical conducting metallic nitride and/or oxide layer, which can be used as the base electrical conducting metallic nitride and/or oxide layer 56, is formed directly on the dielectric substrate 50 shown in FIG. 7. Notably, an electrical conducting metallic nitride and/or oxide layer, which can be used as the base electrical conducting metallic nitride and/or oxide layer 56, can be formed utilizing a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or sputtering.

Referring now to FIG. 9, there is illustrated the second exemplary semiconductor structure of FIG. 8 after forming a second doped metallic insulator layer 58 on the base electrical conducting metallic nitride and/or oxide layer 56. The second doped metallic insulator layer 58 may be composed of a same, or different, doped metallic insulator as doped metallic insulator layer 54. The second doped metallic insulator layer 58 may be formed utilizing one of the deposition processes mentioned above in forming doped metallic insulator layer 12. The second doped metallic insulator layer 58 may have a thickness within the range mentioned above for the doped metallic insulator layer 12.

Referring now to FIG. 10, there is illustrated the second exemplary semiconductor structure of FIG. 9 after performing a controlled surface treatment in which an upper portion of the second doped metallic insulator layer 58 is converted into an electrical conducting metallic nitride and/or oxide layer 60. The metallic nitride and/or oxide layer 60 includes the same metal as the second doped metallic insulator layer 60.

The controlled surface treatment that can be used in this embodiment of the present application includes any of the previous mentioned surface treatment processes that were mentioned above for converting only the upper portion of the doped metallic insulator into an electrical conducting metallic material.

Referring now to FIG. 11, there is illustrated the second exemplary semiconductor structure of FIG. 10 after patterning the multilayered stack of the base electrical conducting metallic nitride and/or oxide layer 56, the remaining portion of the second doped metallic insulator layer 58, and the electrical conducting metallic nitride and/or oxide layer 60 to provide a stacked resistor structure. In this embodiment, resistor structure consists of, from bottom to top, a base electrical conducting metallic nitride and/or oxide 56P (element 56P is a portion of the base electrical conducting metallic nitride and/or oxide layer 56 that remains after the patterning process), a doped metallic insulator 58P (element 58P is a portion of the second doped metallic insulator layer 58 that remains after the patterning process) and an electrical conducting metallic nitride and/or oxide 60P (element 60P is a portion of the electrical conducting metallic nitride and/or oxide layer 60 that remains after the patterning process).

In this embodiment, a stacked metal-insulator-metal resistor is provided. In this embodiment, the base electrical conducting metallic nitride and/or oxide 56P and the electrical conducting metallic nitride and/or oxide 60P are both electrical conducting resistive materials of the resistor structure shown in FIG. 11.

As shown, outer sidewalls of each of the components of the resistor structure (56P/58P/60P) are vertically aligned with each other. Thus, the length of each of the components of the resistor structure (56P/58P/60P) is the same. In one embodiment, patterning may include lithography and etching, as defined above. In this embodiment, at least a portion of the stacked resistor structure (56P/58P/60P) is present directly above the at least one interconnect structure 52 that is embedded within the dielectric substrate 50 such that a bottommost surface of the stacked resistor structure (56P/58P/60P) is present on a topmost surface of the at least one interconnect structure 52.

Referring now to FIG. 12, there is illustrated the second exemplary semiconductor structure of FIG. 11 after forming a dielectric capping layer 62 on physically exposed portions of the dielectric substrate 50 and the stacked resistor structure (56P/58P/60P). In some embodiments, the formation of dielectric capping layer 62 is omitted. The dielectric capping layer 62 may include one of the dielectric capping materials mentioned above for dielectric capping layer 16. Dielectric capping layer 62 may be formed utilizing one of the deposition processes mentioned above in forming dielectric capping layer 16. Dielectric capping layer 62 may have a thickness within the range mentioned above for dielectric capping layer 16.

Referring now to FIG. 13, there is illustrated the second exemplary semiconductor structure of FIG. 12 after forming an interconnect dielectric material 64 on the dielectric capping layer 62. In embodiments in which the dielectric capping layer 62 is omitted, the interconnect dielectric material 64 may be formed on physically exposed portions of the dielectric substrate 50 and the stacked resistor structure (56P/58P/60P).

Interconnect dielectric material 64 may include one of the dielectric materials mentioned above for interconnect dielectric material 18. The dielectric material that provides interconnect dielectric material 64 may be the same as, or different from, the dielectric material that provides dielectric substrate 50.

Interconnect dielectric material 64 may be formed utilizing one of the deposition processes mentioned above in forming interconnect dielectric material 18. Interconnect dielectric material 64 may have a thickness within the range mentioned above for interconnect dielectric material 18.

Referring now to FIG. 14, there is illustrated the second exemplary semiconductor structure of FIG. 13 after forming a first contact structure 66L contacting a topmost surface of the remaining portion of the second doped metallic insulator layer (i.e., doped metallic insulator 58P of the stacked resistor structure) and a second contact structure 66R containing a topmost surface of the base electrical conducting metallic nitride and/or oxide layer (i.e., base electrical conducting metallic nitride and/or oxide 56P) of the stacked resistor structure. In the illustrated embodiment, the first and second contact structures (66L, 66R) have a topmost surface that is coplanar with each other as well as coplanar with a topmost surface of the interconnect dielectric material 64.

The first and second contact structures (66L, 66R) can be formed by first providing contact openings utilizing lithography and etching, as defined above. Each contact opening is then filled with a contact metal or metal alloy as defined above for the first and second contact structures (20L, 20L) in the previous embodiment of the present application.

While the present application has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the present application. It is therefore intended that the present application not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims.

Yang, Chih-Chao, Edelstein, Daniel C.

Patent Priority Assignee Title
10381345, Jan 26 2017 Samsung Electronics Co., Ltd. Semiconductor device including resistor structure
10643887, Oct 06 2017 Microchip Technology Incorporated Method of manufacturing damascene thin-film resistor (TFR) in poly-metal dielectric
Patent Priority Assignee Title
5410913, Dec 15 1993 FARIA BEEDE INSTRUMENTS, INC Remote indicating liquid level sensor
5485138, May 10 1993 Texas Instruments Incorporated Thin film resistor and method for manufacturing the same
6083785, Jun 17 1996 Godo Kaisha IP Bridge 1 Method of manufacturing semiconductor device having resistor film
6207560, Nov 18 1998 United Microelectronics Corp. Method for manufacturing thin-film resistor
6232042, Jul 07 1998 MOTOROLA SOLUTIONS, INC Method for manufacturing an integral thin-film metal resistor
6433429, Sep 01 1999 GLOBALFOUNDRIES Inc Copper conductive line with redundant liner and method of making
6437440, Jan 18 1997 GLOBALFOUNDRIES Inc Thin film metal barrier for electrical interconnections
6440807, Jun 15 2001 GLOBALFOUNDRIES U S INC Surface engineering to prevent EPI growth on gate poly during selective EPI processing
6534360, Apr 04 2001 Applied Materials, Inc.; Applied Materials, Inc Process for depositing layers on a semiconductor wafer
6665033, Nov 30 2000 International Business Machines Corporation Method for forming alignment layer by ion beam surface modification
6951804, Feb 02 2001 Applied Materials, Inc. Formation of a tantalum-nitride layer
7057490, Aug 30 2000 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Resistor and production method therefor
7314786, Jun 16 2006 GLOBALFOUNDRIES Inc Metal resistor, resistor material and method
7345503, Jun 30 2006 Meta Platforms, Inc Method and apparatus for impedance matching in transmission circuits using tantalum nitride resistor devices
7928006, Sep 15 2005 MORGAN STANLEY SENIOR FUNDING, INC Structure for a semiconductor device and a method of manufacturing the same
8013394, Mar 28 2007 ALSEPHINA INNOVATIONS INC Integrated circuit having resistor between BEOL interconnect and FEOL structure and related method
8962473, Mar 15 2013 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Method of forming hybrid diffusion barrier layer and semiconductor device thereof
20020146915,
20040027234,
20060148253,
20070046421,
20080237800,
20080251921,
20140008764,
20140264867,
20160020148,
20170154950,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 31 2016YANG, CHIH-CHAOInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0409500189 pdf
Nov 01 2016EDELSTEIN, DANIEL CInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0409500189 pdf
Jan 11 2017International Business Machines Corporation(assignment on the face of the patent)
Date Maintenance Fee Events
Oct 18 2021M1551: Payment of Maintenance Fee, 4th Year, Large Entity.


Date Maintenance Schedule
Jun 05 20214 years fee payment window open
Dec 05 20216 months grace period start (w surcharge)
Jun 05 2022patent expiry (for year 4)
Jun 05 20242 years to revive unintentionally abandoned end. (for year 4)
Jun 05 20258 years fee payment window open
Dec 05 20256 months grace period start (w surcharge)
Jun 05 2026patent expiry (for year 8)
Jun 05 20282 years to revive unintentionally abandoned end. (for year 8)
Jun 05 202912 years fee payment window open
Dec 05 20296 months grace period start (w surcharge)
Jun 05 2030patent expiry (for year 12)
Jun 05 20322 years to revive unintentionally abandoned end. (for year 12)