A sense amplifier with two input control stages whose input voltages are equalized during a precharge cycle by a switching means.
|
9. A sense amplifier for use in connection with a signal line to read information appearing as binary signals on said signal line during read operations, said signal line having a precharge voltage on it before each read operation, said sense amplifier comprising sensing means connectable to said signal line and switching means connected to said sensing means, said switching means switching from a first condition to a second condition at the beginning of a read operation to cause to be applied to said sensing means during said read operation a predetermined voltage which is prescribed by the precharge voltage appearing on said signal line prior to said read operation, said sensing means switching from a first to a second condition or not during said read operation depending on the state of the binary signal appearing on said signal line during said read operation, and wherein said sensing means comprises a first control means and a second means connected to each other, said first means being connected to said signal line through said switching means before a read operation and disconnected from it during a read operation, said second means being connected to said signal line both before and during a read operation.
1. A sense amplifier for use in connection with a signal line to read information appearing as binary signals on said signal line during read operations, said signal line being precharged before each read operation, said sense amplifier comprising a first control stage including first and second series connected enhancement type fets, the gate of said first fet being connectable to said signal line, said first control stage having an output connected between its fets, the gate of said second fet being connected to said output; a second control stage including first and second series connected enhancement type fets, the gate of said first fet of the second stage being connected to said signal line, the gate of said second fet of said second stage being connected to the output of the first control stage, said second control stage having an output connected between its fets; an output stage including first and second series connected enhancement type fets, the gate of said first fet of said output stage being connectable to said signal line, the gate of said second fet of said output stage being connected to the output of said second control stage, said output stage having an output means connected between its fets; and switching means connecting the gates of the first fets of said first control stage and said output stage to said signal line prior to each read operation and disconnecting them therefrom at the start of each read operation.
2. A sense amplifier according to
3. A sense amplifier according to
4. A sense amplifier according to
5. A sense amplifier according to
6. A sense amplifier according to
7. A sense amplifier according to
8. A sense amplifier as in
10. A sense amplifier as in
output between its fets. 12. A sense amplifier as in claim 11 wherein said second means includes first and second series connected fets, the gate of said first fet of said second means being connected to said signal line, the gate of said second fet of said second means being connected to said output of said first means, said second means having an output between its fets. 13. A sense amplifier as in claim 12, including a discharge means discharging the gate of the first fet of said first means at the end of each read operation. 14. A sense amplifier as in claim 13, wherein the discharge means includes a single pulse generator and an enhancement type fet connected between the gate of said first fet of said first means and ground, said generator producing a single pulse at the end of each read operation which turns on said enhancement type fet to connect the gate of the first fet of said first means to ground. 15. A sense amplifier as in claim 14, wherein said switching means includes an enhancement type fet which is turned on prior to each read operation to equalize the voltage on the gate of the first fet of the first means with that on the gate of the first fet of the second means during the precharge preceding each read operation. 16. A sense amplifier as in claim 15, wherein said switching means includes a second enhancement type fet through which the first enhancement type fet of said switching means is controlled to be turned on prior to each read operation and to be turned off at the start of each read operation. |
This is an invention in integrated circuitry. More particularly, it involves such circuitry using field effect transistors (FETs) in sense amplifiers.
Usually an FET sense amplifier for a memory device will operate with a reference voltage or with a dummy cell.
It is an object of this invention to provide a self-referenced FET sense amplifier.
One of the features of the invention is its speed of operation over a wide range of precharge voltages.
An advantage of the invention is that it can be used in applications other than with memory devices. Generally speaking, the sense amplifier of the invention can be used in any circuit that involves reading precharged binary data.
In accordance with the invention there is provided a sense amplifier for use in connection with a signal line to read information appearing as binary signals on the signal line during READ operations. The signal line is precharged before each READ operation and the sense amplifier comprises a first control stage including first and second series connected enhancement type FETs. The gate of the first FET is connectable to the signal line. The first control stage has an output connected between its FETs to which the gate of the second FET is connected. A second control stage including first and second series connected enhancement type FETs also comprises part of the sense amplifier. The gate of the first FET of the second stage is connected to the signal line. The gate of the second FET of the second stage is connected to the output of the first control stage. The second control stage has an output connected between its FETs also. The sense amplifier also includes an output stage having first and second series connected enhancement type FETs. The gate of the first FET of this output stage is connectable to the signal line. The gate of the second FET of the output stage is connected to the output of the second control stage. The output stage has an output means connected between it FETs. Switching means are also included as part of the sense amplifier. The switching means connects the gates of the first FETs of the first control stage and the output stage to the signal line prior to each READ operation and disconnects them therefrom at the start of each READ operation.
Other objects, features and advantages of the invention will be apparent to those skilled in the art from the following description and appended claims when considered in conjunction with the accompanying drawing in which:
The sole FIGURE is a schematic diagram of the sense amplifier of the invention.
Referring to the drawing, there is shown a memory cell 11 which may take any one of various well known forms. In the disclosed embodiment the output of the cell is connected to an enhancement type IGFET Qi connected between ground and a data bus DB. As those skilled in the art understand, IGFET Qi could be eliminated and replaced by a similar IGFET which is an integral part of cell 11. Data bus DB comprises the signal line referred to in the claims. It is connected to a switching means comprising enhancement type IGFET Q1. More particularly, data bus DB is connected to the source of IGFET Q1 whose gate is connected to the drain of enhancement type IGFET Q8. The drain of IGFET Q1 is connected to the gate of IGFET Q2 which comprises the first IGFET of a first control stage comprising IGFETs Q2 and Q3 both of which are enhancement type IGFETs. IGFET Q3 is the second IGFET of the first control stage. The drain of IGFET Q2 is connected to voltage source VDD. Its source is connected to the drain of second IGFET Q3 of the first control stage. The source of IGFET Q3 is connected to ground and its gate is connected to its drain. The output of the first control stage is connected between its IGFETs and connected to the gate of the second IGFET Q5 of a second control stage.
The source of the second IGFET Q5 of the second control stage is connected to ground and its drain is connected to the source of the first IGFET Q4 of the second control stage. Both IGFETs Q4 and Q5 are enhancement type. The gate of the first IGFET Q4 of the second control stage is connected to the data bus DB. Its drain is connected to voltage source VDD. An output for the second control stage is provided between its two IGFETs and connected to the gate of the second IGFET Q7 of the output stage of the sense amplifier. The source of IGFET Q7 is connected to ground while its drain is connected to the source of the first IGFET Q6 of the output stage. Both IGFETs Q6 and Q7 are enhancement type. The drain of IGFET Q6 is connected to the voltage source VDD. The gate of the first IGFET Q6 of the output stage is connected to the drain of IGFET Q1. A depletion type capacitor C is connected between the gate and the source of IGFET Q6.
The output of the output stage is connected between its two IGFETs and includes a Schmitt trigger which in the disclosed embodiment comprises depletion IGFET Q12 and enhancement type IGFETs Q13, Q14 and Q15. The drain of IGFET Q12 is connected to voltage source VDD. Its gate is connected to its source which is connected to the drain of IGFET Q13. Its gate is connected to the gate of IGFET Q14 and both are connected to the source of IGFET Q6 and the drain of IGFET Q7. The source of IGFET Q14 is connected to ground and its drain to the sources of IGFETs Q13 and Q15. The gate of IGFET Q15 is connected to the gate and source of IGFET Q12 and the drain of IGFET Q13. The drain of IGFET Q15 is connected to the voltage source VDD. Those skilled in the art will understand that other arrangements with the same operating characteristics could be substituted for the disclosed Schmitt trigger. The output of the sense amplifier is applied along line VO from the gate of IGFET Q15.
The switching means of the invention also includes enhancement type IGFET Q8 whose gate is connected to voltage source VDD. The source of IGFET Q8 is connected to the read enable not line RD. This line is also connected to an edge detecting single pulse generator 13 whose output is connected to the gate of enhancement type IGFET Q9. The source of IGFET Q9 is connected to ground and its drain is connected to the gate of IGFET Q2.
An additional pair of enhancement type IGFETs Q10 and Q11, one of which, Q10, is a zero threshold type, are also provided with the sense amplifier of the invention. The drain and gate of IGFET Q10 are both connected to voltage source VDD. Its source is connected to both the drain and the gate of IGFET Q11. The source of IGFET Q11 is connected to the gate of IGFET Q2.
In operation, before a reading operation takes place, the signal along line RD is high. IGFET Q8 conducts this signal to the gate of IGFET Q1 turning it on. With data bus DB being precharged, in any well known manner, IGFET Q1 equalizes the voltage to the gates of IGFETs Q2 and Q4. As a result both IGFETs are turned on. The voltage on the gate of IGFET Q2 is also applied to the gate of IGFET Q6 and it is also turned on.
IGFET Q3 is on as well and the first control stage applies a voltage from its output to the gate of IGFET Q5 of the second stage. This turns IGFET Q5 on as well. With IGFETs Q4 and Q5 both on, the output of the second control stage applies a voltage to the gate of IGFET Q7 of the output stage turning IGFET Q7 on. With both IGFETs Q6 and Q7 on, the voltage applied to the gates of IGFETs Q13 and Q14 of the Schmitt trigger is low causing both to remain off. As a result depletion IGFET Q12 provides a binary 1 along line VO and to the gate of IGFET Q15 turning it on.
During a reading operation the voltage on line RD goes low and IGFET Q1 is turned off. Should cell 11 be storing a binary 1, IGFET Qi remains off and a binary 1 remains on data bus DB. This maintains IGFET Q4 on and the rest of the sense amplifier remains in the condition previously described.
Should cell 11 be storing a binary 0, IGFET Qi turns on to indicate this and the data bus DB goes low during the reading operation. This lowers the voltage on the gate of IGFET Q4. As a result IGFET Q4 transfers from a first condition to a second condition in which it sources less current. Consequently, the output from the second control stage goes low lowering the voltage on the gate of IGFET Q7. This causes IGFET Q7 to transfer from a first condition to a second condition in which it sinks less current. As a result the output signal at node 15 between IGFETs Q6 and Q7 goes high. The speed at which this takes place is assisted by the bootstrapping operation of capacitor C. Node 15 being high causes IGFET Q14 to turn on driving the source of IGFET Q13 low. IGFET Q13 thereby turns on and output line VO and the gate of IGFET Q15 are brought low to indicate the binary 0 being stored in cell 11.
Edge detecting signal pulse generator 13 and IGFET Q9 ensure that IGFET Q1 will turn on again the next time the signal along read enable not line RD goes high. The signal along line RD going high causes generator 13 to produce a pulse of a prescribed duration. The pulse from pulse generator 13 causes IGFET Q9 to turn on for the length of the pulse generated by generator 13 thereby pulling the gate of IGFET Q2 and the drain of IGFET Q1 to ground. This ensures that when the precharge voltage appears along data bus DB for the next cycle IGFET Q1 will conduct to turn IGFET Q2 back on. In conducting IGFET Q1 also ensures the equalization of the voltages at the gates of IGFETs Q2 and Q4. IGFETs Q10 and Q11 ensure that the gate of IGFET Q2 stays high and does not discharge during a lengthy READ operation.
It is understood that various modifications to the above described arrangement of the invention will be evident to those skilled in the art and that the arrangement described herein is for illustrative purposes and is not to be considered restrictive.
Patent | Priority | Assignee | Title |
7724559, | Jul 14 2006 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Self-referenced match-line sense amplifier for content addressable memories |
7751218, | Jul 14 2006 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Self-referenced match-line sense amplifier for content addressable memories |
Patent | Priority | Assignee | Title |
3560765, | |||
4300213, | Nov 24 1978 | Hitachi, Ltd.; Hitachi Ome Electronic Co., Ltd. | Memory circuit with increased operating speed |
4398270, | Sep 09 1981 | SGS-Thomson Microelectronics, Inc | Self-loading bootstrap circuit |
4412139, | Jul 16 1980 | Siemens Aktiengesellschaft | Integrated MOS driver stage with a large output signal ratio |
4443718, | Sep 21 1979 | Hitachi, Ltd. | Nonvolatile semiconductor memory with stabilized level shift circuit |
4518879, | Aug 31 1983 | ALLEGRO MICROSYSTEMS, INC , A CORP OF DE | Stable rail sense amplifier in CMOS memories |
4521703, | Aug 30 1982 | Intersil Corporation | High speed sense amplifier |
4529889, | Nov 15 1982 | AT&T Bell Laboratories | Sense amplifier latch voltage waveform generator circuit |
4535259, | Jun 18 1982 | Atmel Corporation | Sense amplifier for use with a semiconductor memory array |
4544853, | Feb 06 1982 | ITT Industries, Inc. | Integrated comparator circuit |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 11 1988 | North American Philips Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 24 1994 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 22 1994 | 4 years fee payment window open |
Apr 22 1995 | 6 months grace period start (w surcharge) |
Oct 22 1995 | patent expiry (for year 4) |
Oct 22 1997 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 22 1998 | 8 years fee payment window open |
Apr 22 1999 | 6 months grace period start (w surcharge) |
Oct 22 1999 | patent expiry (for year 8) |
Oct 22 2001 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 22 2002 | 12 years fee payment window open |
Apr 22 2003 | 6 months grace period start (w surcharge) |
Oct 22 2003 | patent expiry (for year 12) |
Oct 22 2005 | 2 years to revive unintentionally abandoned end. (for year 12) |