The invention features a circuit wherein a serially connected transistor and anti-fuse element are biased for current to flow in a first direction or the current flows in the first direction during a programming operation and biased for a current to flow in a second direction or current is flowing in the second direction during a normal circuit operation, each as a read operation, wherein the first and second directions are opposite of one another. Thus the invention facilitates the use of a low programming potential while minimizing leakage current.

Patent
   RE35828
Priority
Apr 05 1996
Filed
Apr 05 1996
Issued
Jun 23 1998
Expiry
Apr 05 2016
Assg.orig
Entity
Large
1
5
all paid
18. On a monolithic integrated circuit device, a sub-circuit for minimizing leakage current comprising an anti-fuse element wherein the anti-fuse element is biased for a current to flow in a first direction or the current is flowing in said first direction during a first operation of the sub-circuit, and said anti-fuse element is biased for current to flow in a second direction or the current flows in said second direction during a second operation of the sub-circuit, said first and second directions being opposite of
1. A semiconductor memory device having a circuit for minimizing leakage current comprising an anti-fuse element wherein the anti-fuse element is biased for a current to flow in a first direction or the current is flowing in said first direction during a first operation of the memory circuit, and said anti-fuse element is biased for current to flow in a second direction or the current flows in said second direction during a second operation of the memory circuit, said first and second directions being opposite of one another.
15. A method of operating a programmable memory device having an anti-fuse element, comprising:
a) applying a first potential wherein the anti-fuse element is biased for a first current to flow in a first direction or the first current is flowing in said first direction during a first operation of said programmable memory device; and
b) applying a second potential bias wherein said anti-fuse element is biased for a second current to flow in a second direction or the second current flows in said second direction during a second operation of said programmable memory device, said first and second directions being opposite of one another.
16. A method for programming a node in electrical communication with an anti-fuse device, comprising:
a) substantially prohibiting current flow between a first conductive surface and a second conductive surface of said anti-fuse device when said node is non-selected;
b) electrically connecting said node to said second conductive surface when said node is selected, said electrically connecting performed in response to a first current flow, having a first direction, between said first and second conductive surfaces; and
c) providing a bias across a circuit containing said node and said anti-fuse device, such that a second current would flow in a second direction or the second current flows in said second direction between said first and said second conductive surfaces, said first and second directions being opposite site of one another.
6. A programmable memory circuit, comprising:
a) a control device having a first terminal and a second terminal;
b) an anti-fuse element having a first conductive plate and a second conductive plate and a dielectric layer, said dielectric layer electrically interposed between and capable of electrically isolating said first and second conductive plates one from the other, said first conductive plate of said anti-fuse element in electrical communication with the first terminal of said control device;
c) a first electrical configuration wherein said second terminal of said control device is connectable to a first potential source and said second conductive plate is connectable to a second potential source; and
d) a second electrical configuration wherein said second terminal of said control device is connectable to a third potential source and said second conductive plate is connectable to a fourth potential source.
4. A memory device, comprising:
a) a serial device, having a first terminal at a second terminal;
b) a first conductive plate in electrical communication with said first terminal of said serial device;
c) a second conductive plate;
d) a dielectric layer interposed between said first and said second conductive plates, said dielectric layer capable of electrically isolating said first and second conductive plates one from the other; and
e) a control means for connecting a first and second potential bias across said second terminal of said serial device and said second conductive plate, said first potential bias capable of effecting a reduction in a resistance of said dielectric layer, said reduction in said resistance providing an electrical connection between said first and second conductive plates, said first and second biases being opposite of one another such that a current would flow in a first direction in response to said first potential bias and the current would flow in a second direction in response to said second potential bias, said first and second directions being opposite of one another.
11. A circuit for programming a programmable node, comprising:
a) a programmable device having first and second conductive terminals interposed by a programmable layer; said programmable device in electrical communication with and interposed between the programmable node and a first node, said first node alternately connectable to a first potential and a second potential;
b) a series device in electrical communication with and interposed between said programmable node and a second node, said second node alternately connectable to a third and a fourth potential; and
c) the programmable node capable of having a first programmable potential when said programmable layer electrically isolates said first and second conductive terminals, the programmable node capable of having a second programmable potential subsequent to a breakdown of said programmable layer by a programmable current flow in a first direction resulting from said first and third potentials at said first and second nodes respectively, a value of said first and second programmable potentials of said programmable node available when said first and second nodes are electrically connected to second and fourth potentials respectively.
13. A method of operating a memory device having a plurality of programmable nodes, each one of said plurality in electrical communication with a respective one of a plurality of first conductive plates, each first conductive plate having a corresponding second conductive plate, comprising:
a) determining which of said programmable nodes of said plurality are selected and which are non-selected;
b) electrically insulating said first conductive plate from said corresponding second conductive plate for said first conductive plates in electrical communication with non-selected said programmable nodes;
c) applying a first potential bias across said first and said corresponding second conductive plates for said first conductive plates in electrical communication with selected said programmable nodes;
d) providing, in response to said step of applying said first potential bias, electrical communication between said first and said second corresponding conductive plates for said first conductive plates in electrical communication with selected said programmable nodes; and
c) applying a second potential bias across a circuit having an addressed one of said programmable nodes of said plurality in order to perform a circuit function, said first potential bias and said second potential bias having opposite polarities such that electrical current would flow or current flows in opposite directions in response to said first potential bias and in response to said second potential bias.
2. The memory device as specified in claim 1, wherein said first operation is a programmable operation, and wherein said second operation is a read operation.
3. The memory device as specified in claim 1, wherein a resistance of said anti-fuse element is reduced when the current initially flows through the anti-fuse element.
5. The memory device as specified in claim 4, wherein said first potential bias is capable of producing a breakdown current flowing in said first direction, said breakdown current breaking down said dielectric layer thereby effecting said reduction in said resistance of said dielectric layer.
7. The programmable memory circuit as specified in claim 6, wherein said control device and said anti-fuse element form a serial circuit, and wherein when said serial circuit is connected in said first electrical configuration said serial circuit is biased for a current to flow in a first direction or the current is flowing in said first direction, and wherein when said serial circuit is connected in said second electrical configuration said serial circuit is biased for the current to flow in a second direction or the current is flowing in said second direction, said first and second directions being opposite of one another.
8. The programmable memory circuit as specified in claim 6, wherein said first potential source and said fourth potential source provide substantially equivalent potential values.
9. The programmable memory circuit as specified in claim 6, wherein said third potential source and said second potential source provide substantially equivalent potential values.
10. The programmable memory circuit as specified in claim 6, wherein the circuit is configured according to said first electrical configuration for a normal operation of the programmable memory circuit and wherein the circuit is configured according to said second electrical configuration for a programming operation of the programmable memory circuit.
12. The circuit as specified in claim 11, wherein said second and fourth potentials on said first and second nodes provides a bias potential between said first and second node which could cause current to flow in a second direction, said first and second directions being opposite one to the other.
14. The method as specified in claim 13, further comprising breaking down said dielectric layer interposed between said first and second conductive plates due to an electrical current flowing between said first and second conductive plates, said current flow generated in response to said step of applying said first potential bias.
17. The method as specified in claim 16, wherein said step of providing is performed for a read operation.
19. The sub-circuit as specified in claim 18, wherein said first operation is a programmable operation, and wherein said second operation is a read operation.
20. The sub-circuit as specified in claim 18, wherein a resistance of said anti-fuse element is reduced when the current initially flows through the anti-fuse element.
21. A semiconductor memory device using a low programming potential during the programming thereof, said semiconductor memory device comprising:
an anti-fuse element wherein the anti-fuse element is biased for a current to flow in a first direction or the current is flowing in said first direction during a first operation of the memory circuit, and said anti-fuse element is biased for current to flow in a second direction or the current flows in said second direction during a second operation of the memory circuit, said first and second directions being opposite of one another. 22. The memory device as specified in claim 21, wherein said first operation is a programmable operation having a low programming potential requirement, and wherein said second operation is a read operation. 23. The memory device as specified in claim 22, wherein said first operation is a programmable operation having a low programming potential requirement, the low programming potential requirement including a battery as a power source, and wherein said second operation is a read operation. 24. The memory device as specified in claim 21, wherein a resistance of said anti-fuse element is reduced when the current initially flows through the anti-fuse element.
25. A semiconductor memory device, comprising:
an anti-fuse element having a resistance, wherein the anti-fuse element is biased for a current to flow in a first direction or the current is flowing in said first direction during a first operation of the memory circuit, and said anti-fuse element is biased for current to flow in a second direction or the current flows in said second direction during a second operation of the memory circuit, said first and second directions being opposite of one another. 26. The memory device as specified in claim 25, wherein said first operation is a programmable operation having a low programming potential requirement, and wherein said second operation is a read operation. 27. The memory device as specified in claim 26, wherein said first operation is a programmable operation having a low programming potential requirement, the low programming potential requirement including the use of a battery as a power source, and wherein said second operation is a read operation. 28. The memory device as specified in claim 25, wherein said resistance of said anti-fuse element is reduced when the current initially flows through the anti-fuse element in said first direction.
29. A semiconductor memory device using a low programming potential during the programming thereof, said semiconductor memory device comprising:
an anti-fuse element wherein the anti-fuse element is biased for a current to flow in a first direction or the current is flowing in said first direction during a first operation of the memory circuit, and said anti-fuse element is biased for current to flow in a second direction or the current flows in said second direction during a second operation of the memory circuit, said first and second directions being opposite of one another; and
a power source providing said low programming potential during said programming of said semiconductor memory device. 30. The memory device as specified in claim 29, wherein said first operation is a programmable operation having a low programming potential requirement, and wherein said second operation is a read operation. 31. The memory device as specified in claim 29, wherein said first operation is a programmable operation having a low programming potential requirement, the low programming potential requirement including a battery as a power source, and wherein said second operation is a read operation.
32. The memory device as specified in claim 29, wherein a resistance of said anti-fuse element is reduced when the current initially flows through the anti-fuse element. 33. The memory device as specified in claim 29, wherein said power source providing said low programming potential includes a battery power source. 34. A programmable memory device, comprising:
a) a serial device, having a first terminal and a second terminal;
b) a first conductive plate in electrical communication with said first terminal of said serial device;
c) a second conductive plate;
d) a dielectric layer interposed between said first and said second conductive plates, said dielectric layer having a resistance capable of electrically isolating said first and second conductive plates one from the other; and
e) a control means for connecting a first and second potential bias across said second terminal of said serial device and said second conductive plate, said first potential bias capable of effecting a reduction in a resistance of said dielectric layer, said reduction in said resistance providing an electrical connection between said first and second conductive plates, said first and second conductive biases being opposite of one another such that a current would flow in a first direction in response to said first potential bias and the current would flow in a second direction in response to said second potential bias, said first and
second directions being opposite of one another. 35. The programmable memory device as specified in claim 34, wherein said first potential bias is capable of producing a breakdown current flowing in said first direction, said breakdown current breaking down said dielectric layer thereby effecting said reduction in said resistance of said dielectric layer. 36. A memory device, comprising:
a) a serial device including a transistor, said serial device having a first terminal and a second terminal;
b) a first conductive plate in electrical communication with said first terminal of said serial device;
c) a second conductive plate;
d) a dielectric layer interposed between said first and said second conductive plates, said dielectric layer having a resistance capable of electrically isolating said first and second conductive plates one from the other; and
e) a control means for connecting a first and second potential bias across said second terminal of said serial device and said second conductive plate, said first potential bias capable of effecting a reduction in a resistance of said dielectric layer, said reduction in said resistance providing an electrical connection between said first and second conductive plates, said first and second conductive biases being opposite of one another such that a current would flow in a first direction in response to said first potential bias and the current would flow in a second direction in response to said second potential bias, said first and second directions being opposite of one another. 37. The memory device as specified in claim 36, wherein said first potential bias is capable of producing a breakdown current flowing in said first direction, said breakdown current breaking down said dielectric layer thereby effecting said reduction in said resistance of said dielectric
layer. 38. A programmable memory device, comprising:
a) a serial device including a transistor, said serial device having a first terminal and a second terminal;
b) a first conductive plate in electrical communication with said first terminal of said serial device;
c) a second conductive plate;
d) a dielectric layer interposed between said first and said second conductive plates, said dielectric layer having a resistance capable of electrically isolating said first and second conductive plates one from the other; and
e) a control means for connecting a first and second potential bias across said second terminal of said serial device and said second conductive plate, said first potential bias capable of effecting a reduction in a resistance of said dielectric layer, said reduction in said resistance providing an electrical connection between said first and second conductive plates, said first and second conductive biases being opposite of one another such that a current would flow in a first direction in response to said first potential bias and the current would flow in a second direction in response to said second potential bias, said first and second directions being opposite of one another. 39. The programmable memory device as specified in claim 38, wherein said first potential bias is capable of producing a breakdown current flowing in said first direction, said breakdown current breaking down said dielectric layer thereby effecting said reduction in said resistance of said
dielectric layer. 40. A programmable memory circuit, comprising:
a) a control device including a transistor, said control device having a first terminal and a second terminal;
b) an anti-fuse element having a first conductive plate and a second conductive plate and a dielectric layer, said dielectric layer electrically interposed between and capable of electrically isolating said first and second conductive plate of said anti-fuse element in electrical communication, said first conductive plate of the anti-fuse element in electrical communication with the first terminal of said control device;
c) a first electrical configuration wherein said second terminal of the control device is connectable to a first potential source and said second conductive plate is connectable to a second potential source; and
d) a second electrical configuration wherein said second terminal of said control device is connectable to a third potential source and said second conductive plate is connectable to a fourth potential source. 41. The programmable memory circuit as specified in claim 40, wherein said control device and said anti-fuse element form a serial circuit, and wherein when said serial circuit is connected in said first electrical configuration said serial circuit is biased for a current to flow in a first direction or the current is flowing in said first direction, and wherein when said serial circuit is connected in said second electrical configuration said serial circuit is biased for the current to flow in a second direction or the current is flowing in said second direction, said first and second directions being opposite of one another. 42. The programmable memory circuit as specified in claim 40, wherein said first potential source and said fourth potential source provide substantially equivalent potential values.
. The programmable memory circuit as specified in claim 40, wherein said third potential source and said second potential source provide substantially equivalent potential values. 44. The programmable memory circuit as specified in claim 40, wherein said first potential source has a potential value less than the potential value of said fourth potential source. 45. The programmable memory circuit as specified in claim 40, wherein said third potential source and said second potential source have different potential values. 46. The programmable memory circuit as specified in claim 40, wherein the circuit is configured according to said first electrical configuration for a normal operation of the programmable memory circuit and wherein the circuit is configured according to said second electrical configuration for a programming operation of the programmable memory
circuit. 47. A programmable memory circuit, comprising:
a) a control device having a first terminal and a second terminal,; b) an anti-fuse element having a first conductive plate and a second conductive plate and a dielectric layer, said dielectric layer electrically interposed between and capable of electrically isolating said first and second conductive plate of said anti-fuse element in electrical communication, said first conductive plate of the anti-fuse element in electrical communication with the first terminal of said control device;
c) a first electrical configuration wherein said second terminal of the control device is connectable to a first potential source and said second plate is connectable to a second potential source; and
d) a second electrical configuration wherein said second terminal of said control device is connectable to the first potential source and said second conductive plate is connectable to a third potential source. 48. The programmable memory circuit as specified in claim 47, wherein said control device and said anti-fuse element form a serial circuit, and wherein when said serial circuit is connected in said first electrical configuration said serial circuit is biased for a current to flow in a first direction or the current is flowing in said first direction, and wherein when said serial circuit is connected in said second electrical configuration said serial circuit is biased for the current to flow in a second direction or the current is flowing in said second direction, said first and second directions being opposite of one another. 49. The programmable memory circuit as specified in claim 47, wherein said first potential source having a potential value less than the potential value of said third potential source.
50. The programmable memory circuit as specified in claim 47, wherein said third potential source and said second potential source are not substantially equivalent potential values. 51. The programmable memory circuit as specified in claim 47, wherein said third potential source having a potential value greater than the potential value of said first potential source. 52. The programmable memory circuit as specified in claim 47, wherein said third potential source having a potential value substantially greater than the potential value of said first potential source. 53. The programmable memory circuit as specified in claim 47, wherein the circuit is configured according to said first electrical configuration for a normal operation of the programmable memory circuit and wherein the circuit is configured according to said second electrical configuration for a programming
operation of the programmable memory circuit. 54. A programmable memory circuit, comprising:
a) a control device including a transistor, said control device having a first terminal and a second terminal;
b) an anti-fuse element having a first conductive plate and a second conductive plate and a dielectric layer, said dielectric layer electrically interposed between and capable of electrically isolating said first and second conductive plate of said anti-fuse element in electrical communication, said first conductive plate of the anti-fuse element in electrical communication with the first terminal of said control device;
c) a first electrical configuration wherein said second terminal of the control device is connectable to a first potential source and said second plate is connectable to a second potential source; and
d) a second electrical configuration wherein said second terminal of said control device is connectable to the first potential source and said second conductive plate is connectable to a third potential source. 55. The programmable memory circuit as specified in claim 54, wherein said control device and said anti-fuse element form a serial circuit, and wherein when said serial circuit is connected in said first electrical configuration said serial circuit is biased for a current to flow in a first direction or the current is flowing in said first direction, and wherein when said serial circuit is connected in said second electrical configuration said serial circuit is biased for the current to flow in a second direction or the current is flowing in said second direction, said first and second directions being opposite of one another. 56. The programmable memory circuit as specified in claim 54, wherein said first potential source having a potential value less than the potential value of said third potential source.
57. The programmable memory circuit as specified in claim 54, wherein said third potential source and said second potential source are not substantially equivalent potential values. 58. The programmable memory circuit as specified in claim 54, wherein said third potential source having a potential value greater than the potential value of said first potential source. 59. The programmable memory circuit as specified in claim 54, wherein the circuit is configured according to said first electrical configuration for a normal operation of the programmable memory circuit and wherein the circuit is configured according to said second electrical configuration for a programming
operation of the programmable memory circuit. 60. A circuit for programming a programmable node of a programmable memory device, said circuit comprising:
a) a programmable device having first and second conductive terminals interposed by a programmable layer, said programmable device in electrical communication with and interposed between said programmable node and a first node, said first node alternately connectable to a first potential and a second potential;
b) a series device in electrical communication with and interposed between said programmable node and a second node, said second node alternately connectable to a third and a fourth potential; and
c) the programmable node capable of having a first programmable potential when said programmable layer electrically isolates said first and second conductive terminals, the programmable node capable of having a second programmable potential subsequent to a breakdown of said programmable layer by a programmable current flow in a first direction resulting from said first and third potentials at said first and second nodes respectively, a value of said first and second programmable potentials of said programmable node available when said first and second nodes are electrically connected to second and fourth potentials respectively. 61. The circuit as specified in claim 60, wherein said second and fourth potentials on said first and second nodes provides a bias potential between said first and second node which could cause current to flow in a second direction, said first and second directions
being opposite one to the other. 62. A circuit for programming a programmable node of a programmable memory device, said circuit comprising:
a) a programmable device having first and second conductive terminals interposed by a programmable layer, said programmable device in electrical communication with and interposed between said programmable node and a first node, said first node alternately connectable to a first potential and a second potential;
b) a series device in electrical communication with and interposed between said programmable node and a second node, said second node alternately connectable to a third potential; and
c) the programmable node capable of having a first programmable potential when said programmable layer electrically isolates said first and second conductive terminals, the programmable node capable of having a second programmable potential subsequent to a breakdown of said programmable layer by a programmable current flow in a first direction resulting from said first and third potentials at said first and second nodes respectively, a value of said first and second programmable potentials of said programmable node available when said first and second nodes are electrically connected to second and third potentials respectively. 63. The circuit as specified in claim 62, wherein said second and third potentials on said first and second nodes provides a bias potential between said first and second node which could cause current to flow in a second direction, said first and second directions being opposite one to the other.

The invention relates to the field of integrated electronic circuit technology. More particularly, the invention relates to a reliable anti-fuse element to be used in integrated circuits.

Integrated electronic circuits are usually made with all internal connections set during the manufacturing process. However, because of high development costs, long lead times and high manufacturing tooling costs of such circuits, users often desire circuits which can be configured or programmed in the field. Such circuits are called field programmable circuits and they can contain programmable links. Programmable links are electrical interconnects which are either broken or created at selected electronic nodes by the user after the integrated device has been fabricated and packaged in order to activate or deactivate the selected electronic nodes.

Programmable links have been used extensively in programmable read only memory (PROM) devices. Probably the most common form of programmable link is a fusible link. When a user receives a PROM device from a manufacturer, it usually consists of an X-Y matrix or lattice of conductors or semiconductors. At each cross-over point of the lattice a conducting link, call a fusible link, connects a transistor or other electronic node to this lattice network. The PROM is programmed by blowing the fusible links to selected nodes an creating an open circuit. The combination of blown and unblown links represents a digital bit pattern of ones and zeros signifying data which the user wishes to store in the PROM. By providing an address the data stored on a node may be retrieved during a read operation.

In recent years, a second type of programmable link, call an anti-fuse link, has been developed for use in integrated circuit applications. Instead of the programming mechanism causing an open circuit as in the case with fusible links, the programming mechanism in an anti-fuse circuit creates a short circuit or relatively low resistance link. Thus the anti-fuse link presents an open circuit prior to programming and a low resistance connection after programming. Anti-fuse links consist of two electrodes comprised of conductive and/or semiconductive materials and having some kind of a dielectric or insulating material between them. During programming, the dielectric at selected points in between the conductive materials is broken down by predetermined applied voltages, thereby electrically connecting the conducting and/or semiconducting materials together.

A plurality of such anti-fuses may be disposed in a semiconductor integrated circuit, and may be selectively blown to create low impedance interconnects at selected locations within the integrated circuit. The anti-fuses may be blown either before or after packaging of the integrated circuit die.

Critical issues facing the designer of the anti-fuse device is the capability to program the device using a low potential while minimizing leakage currents. The two basic circuit configurations for the anti-fuse element are shown in FIGS. 1 and 2. In both configurations a transistor is serially connected to the anti-fuse element. In the configuration shown in FIG. 1, the anti-fuse 5 is connected to a reference potential and the transistor 10 is connected to a supply potential. There is a transistor source bias associated with this approach which requires a higher supply potential than would be required if there were no transistor source bias. In the configuration shown in FIG. 2, the anti-fuse 15 is connected to a supply potential and the transistor 20 is connected to a reference potential. The circuit of FIG. 2 is much easier to program than the circuit of FIG. 1 due to the elimination of the transistor source bias associated with the approach depicted in FIG. 1. Elimination of the source bias allows the anti-fuse element to be programmed using a lower potential. However, it has been observed that leakage current is increased between the supply potential at supply node 25 and the reference potential at reference node 30, and/or that leakage current is increased between supply node 25 and the substrate. This leakage is not desirable in the programmable circuit for it increases the standby current.

Post program transistor current-voltage curves are shown in FIG. 3. The drain voltage has been increased from 0 V to 5 V in 1 volt increments with the resultant drain current measured and plotted at each increment. The solid lines represent the data plotted for FIG. 2 and the dashed lines represent the data plotted for FIG. 1. The curves have been lettered. The solid lines are represented by a letter having no prime symbol and the dashed lines are represented by a letter having a prime signal. Each of the curves having corresponding letters have the same gate voltage. For example F and F' had a gate voltage of 0 V. It can be clearly seen that when the supply node 25 is the drain of the transistor, as shown in FIG. 2, the leakage current for Vg =0 is too large for the transistor to handle, see curve F. Conversely, if we were to use reference node 35 as the transistor source and the supply node 40 as the transistor drain, as shown in FIG. 1, the transistor leakage at Vg =0 is much lower, see curve F'. However as was discussed earlier, the configuration of FIG. 1 has a transistor source bias which requires a higher supply potential than the circuit of FIG. 2. Therefore a need exists to minimize leakage current while providing a low programming potential.

The object of the invention is to provide a low programming potential while reducing leakage current. The invention features a circuit wherein a serially connected transistor and anti-fuse element are biased for current to flow in a first direction or the current flows in the first direction during a programming operation and biased for a current to flow in a second direction or current is flowing in the second direction during a normal circuit operation, such as a read operation, wherein the first and second directions are opposite of one another. Thus the invention facilitates the use of a low programming potential while minimizing post programming leakage current.

Due to the low programming potential requirement of the invention, memory devices comprising the anti-fuse elements of the invention are successfully programmed using batteries as a power source. Direct consequences of the successful programming using batteries are good post program current-voltage characteristics.

FIG. 1 depicts a circuit of the related art.

FIG. 2 depicts a circuit of the related art.

FIG. 3 three shows the transistor current and drain voltage curves of the circuits of Figures one and two.

FIG. 4 depicts the circuit of the invention.

FIG. 4 depicts the circuit of the invention. An n-channel metal oxide semiconductor (NMOS) transistor 50 and an anti-fuse element S5 are serially connected at serial node 60. The source/drain connection 65 of the transistor 50 has the capability of being electrically connected to a normal operation supply potential Vcc, at normal supply node 70 or connected to a reference potential at reference node 75. Similarly terminal 80 of the anti-fuse device has the capability of being electrically connected to either a programming supply potential, Vpp, at programming supply node 85 or connected to the reference potential at reference node 90. A typical reference potential is ground or zero volts. A typical normal operation supply potential is 5 volts or 3.3 volts, and a typical programming supply potential ranges between 10 and 12 volts. However it is conceivable that the supply potentials at nodes 70 and 85 may have the same value, and it is conceivable that the reference potentials at nodes 75 and 90 may have different values. The switching of source/drain connection 65 and terminal 80 between the supply and reference potentials may be controlled by external programming signals or by internal programming signals. A combination of external and internal signals may control the switching of source/drain connection 65 and terminal 80.

During a programming operation, the dielectric of a selected anti-fuse device is broken down. This breakdown results when the circuit is biased to produce a current flow through the anti-fuse device. The current flow causes the dielectric to weaken which in turn results in an electrical connection between first and second conductive plates of the anti-fuse device. When terminal 80 is connected to the programming supply potential at programming supply node 85, and source/drain connection 65 is connected to the reference potential at reference node 75 a first potential bias is applied across the circuit. The circuit is programmed when the first potential bias is applied. By connecting source/drain connection 65 and terminal 80 in this manner the first potential bias has a polarity which eliminates the transistor source bias during the programming operation, and current can flow in a first direction. If transistor 50 is actuated the dielectric in the antifuse is broken down and current flows in the first direction.

By biasing the circuit with a second potential bias during a normal circuit operation, such as a read operation, with a polarity opposite the polarity of the first potential bias applied during the programming operation leakage current is minimized. The second potential bias is applied to the circuit when terminal 80 is connected to the reference potential at reference node 90 and source/drain connection 65 is connected to the normal operation supply potential at normal supply node 70. By connecting source/drain connection 65 and terminal 80 in this manner the second potential bias has a polarity which can cause current flow or current does flowing a second direction, depending upon the state of the anti-fuse element. That is, if the anti-fuse element has been broken down current can flow through the element in the second direction, and if the anti-fuse element has not been broken down the circuit is biased such that current would flow in the second direction if it were possible. The first and second directions are opposite of one another.

Thus the circuit and method of the invention reverses the polarity of the potential bias applied across the serially connected transistor and anti-fuse device during programming and the polarity of the potential bias applied across the serially connected transistor and anti-fuse device during a normal operation. Thus the invention facilitates the use of a low supply potential to program the device while minimizing leakage current. It is conceivable that in the actual circuit design supply nodes 70 and 85 are the same circuit point, and that reference nodes 75 and 90 are the same circuit point.

Although the circuit and method of the invention have been described in terms of an anti-fuse device the invention has utility in any circuit wherein the direction of the potential bias across the circuit is reversed in order to perform different functions. Modification to the circuitry may also be implemented without detracting from the concept of the invention. Accordingly, the invention should be read as limited only by the claims.

Lee, Ruojia

Patent Priority Assignee Title
6249472, Dec 25 1997 Texas Instruments Incorporated Semiconductor memory device with antifuse
Patent Priority Assignee Title
4943538, May 09 1986 Actel Corporation Programmable low impedance anti-fuse element
5008855, Jul 18 1989 Actel Corporation Method of programming anti-fuse element
5119163, Jun 22 1990 Sharp Kabushiki Kaisha Semiconductor device
5148391, Feb 14 1992 Micron Technology, Inc.; Micron Technology, Inc Nonvolatile, zero-power memory cell constructed with capacitor-like antifuses operable at less than power supply voltage
5241496, Aug 19 1991 Round Rock Research, LLC Array of read-only memory cells, eacch of which has a one-time, voltage-programmable antifuse element constructed within a trench shared by a pair of cells
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Apr 05 1996Micron Technology, Inc.(assignment on the face of the patent)
Date Maintenance Fee Events
Mar 16 1998ASPN: Payor Number Assigned.
Sep 20 2001M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Sep 09 2005M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Jun 23 20014 years fee payment window open
Dec 23 20016 months grace period start (w surcharge)
Jun 23 2002patent expiry (for year 4)
Jun 23 20042 years to revive unintentionally abandoned end. (for year 4)
Jun 23 20058 years fee payment window open
Dec 23 20056 months grace period start (w surcharge)
Jun 23 2006patent expiry (for year 8)
Jun 23 20082 years to revive unintentionally abandoned end. (for year 8)
Jun 23 200912 years fee payment window open
Dec 23 20096 months grace period start (w surcharge)
Jun 23 2010patent expiry (for year 12)
Jun 23 20122 years to revive unintentionally abandoned end. (for year 12)