A memory and method of operation is disclosed. In one embodiment, the memory includes a group of memory cells divided into a plurality of subgroups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a subgroup and is coupled to the memory cells in the row of the corresponding subgroup. sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit (s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power. In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.

Patent
   RE37409
Priority
Apr 26 2000
Filed
Apr 26 2000
Issued
Oct 16 2001
Expiry
Apr 26 2020
Assg.orig
Entity
Large
50
58
all paid
56. A method of operation in a memory, the method comprising:
receiving a control value that indicates sub-groups of a row of storage locations within a first row of the memory; and
activating more than one and fewer than all of a plurality of word line segments in accordance with the control value to enable access to the corresponding sub-groups of the storage locations in the first row.
42. A memory comprising:
a memory array of storage locations
sense amplifier circuitry, including a plurality of sets of sense amplifiers coupled to respective sub-groups of the storage locations; and
first selection circuitry to selectively activate a variable number of the sets of sense amplifiers in accordance with a control value that indicates a pattern of the sets of sense amplifiers to be activated.
31. A memory comprising:
storage locations arranged in rows;
a word line to select a first row of the storage locations, the word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row; and
a first selection circuit to selectively activate a variable number of the word line segments in accordance with a control value that indicates a pattern of the word line segments to be activated.
1. A memory comprising:
a memory array of storage locations;
a plurality of word lines for selecting rows of the memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with the word line, each set of sense amplifiers corresponding to a segment;
a first select logic for selecting at least one segment of a word line during a sense operation; and
a second select logic for selecting at least one corresponding set of sense amplifiers.
8. A method for accessing a memory comprising a plurality of storage locations , that includes a plurality of storage locations arranged in rows and word lines for selecting the rows, each word line including a plurality of segments and each segment spanning a portion of the distance of the word line, said method comprising the steps of:
providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
selecting at least one segment of a word line that is to be activated during a sense operation; and
selecting at least one corresponding set of sense amplifiers.
49. A memory comprising:
storage locations arranged in rows;
a first word line to select a first row of the storage locations, the first word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row:
a second word line to select a second row of the storage locations, the second word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the second row; and
selection circuitry to concurrently activate a first word line segment included in the first word line and a second word line segments included in the second word line.
15. A memory comprising:
a plurality of word lines for selecting a row of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
a first select logic for selecting during a sense operation at least one segment from a first word line and at least one segment from a second word line; and
a second select logic for selecting corresponding sets of sense amplifiers to access storage locations along the first segment and the second segment.
22. A method for accessing a memory comprising a plurality of storage locations that includes a plurality of storage locations arranged in rows and word lines for selecting the rows, each word line including a plurality of segments and each segment spanning a portion of the distance of the word line, said method comprising the steps of:
providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
selecting at least one segment of a first word line to activate during a sense operation;
selecting at least one segment of a second word line that is to be activated during a sense operation; and
selecting sets of sense amplifiers corresponding to the at least one segment of the first word line and at least one segment of the second word line to access storage locations along the first segment and the second segment.
53. A memory comprising:
storage locations arranged in rows and columns;
sense amplifiers coupled respectively to the columns of storage locations, the sense amplifiers including first and second sets of sense amplifiers;
a first word line to select a first row of the storage locations, the first word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row;
a second word line to select a second row of the storage locations, the second word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the second row; and
selection circuitry to activate at least one of the word line segments included in the first word line to transfer contents of the corresponding sub-group of the storage locations in the first row to the first set of sense amplifiers and to activate at least one of the word line segments included in the second word line to transfer contents of the corresponding sub-group of the storage locations in the second row to the second set of sense amplifiers.
2. The memory as set forth in claim 1, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
3. The memory as set forth in claim 1, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
4. The memory as set forth in claim 1, wherein the first select logic issues a select signal to a gate having as inputs the select signal and a row signal indicative that the row is selected, the output of the gate activating the selected segment when the select signal and the row signal are active.
5. The memory as set forth in claim 1, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment, each gate receiving as input a row signal indicative that a row is selected and a select signal indicative that a segment is selected.
6. The memory as set forth in claim 1, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a segment when row decode logic indicates tat the corresponding row is selected.
7. The memory as set forth in claim 1, wherein the second select logic issues the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
9. The method as set forth in claim 8, wherein the set of selecting a segment comprises the steps of:
issuing a segment select signal to identify a segment to be selected;
issuing a row select signal to identify a row to be selected;
selecting a particular segment in a particular row based on the segment select signal and row select signal issued.
10. The method as set forth in claim 8, wherein the step of selecting a corresponding set of sense amplifiers comprises the step of issuing a set select signal to select a set of sense amplifiers.
11. The method as set forth in claim 8, wherein the access performed is a read operation, said method further comprising the steps of:
sensing the data of the selected segment, said sense operation placing the data in the corresponding set of sense amplifiers;
restoring the data to the selected segment; and
performing a column address strobe (CAS) wherein the data in the corresponding set of sense amplifiers is output from the memory.
12. The method as set forth in claim 11, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
13. The method as set forth in claim 8, wherein the access performed is a write operation, said method further comprising the steps of:
performing a level word line access, wherein the selected segment remains activated until another segment is selected; and
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segment.
14. The method as set forth in claim 8, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segment is activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers; and
performing an explicit restore operation thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the selected segment.
16. The memory as set forth in claim 15, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
17. The memory as set forth in claim 15, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
18. The memory as set forth in claim 15, wherein the first select logic issues a first select signal to a first gate and a second select signal to a second gate, the first gate and second gate further respectively receiving as input a first row signal and second row signal indicative that the first row and second row, respectively, are selected, the output of the first gate activating the first selected segment when the first select signal and the first row signal are active and the output of the second gate activating the second selected segment when the second select signal and the second row signal are active.
19. The memory as set forth in claim 15, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment of a row, each gate receiving as input a row signal indicative that a row is selected and a select signal to indicate selection of a segment in a particular row.
20. The memory as set forth in claim 15, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a coupled segment when row decode logic indicates that the corresponding row is selected.
21. The memory as set forth in claim 15, wherein the second select logic issues the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
23. The method as set forth in claim 22, wherein:
the step of selecting at least one segment of a first word line comprises the steps of issuing a first select signal; and
the step of selecting at least one segment of a second word line comprises the step of issuing a second select signal.
24. The method as set forth in claim 22, further comprising the step of issuing a select signal that identifies at least one segment of at least one row to be selected;
wherein the steps of selecting at least one segment of a first word line and at least one segment of a second word line comprise decoding the select signal to determine the segments to select.
25. The method as set forth in claim 22, wherein the step of selecting sets of sense amplifiers comprises the step of issuing the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers to activate.
26. The method as set forth in claim 22 wherein the access performed is a read operation, said method further comprising the steps of:
sensing the data of the selected segments, said sense operation placing the data in the corresponding set of sense amplifiers;
restoring the data to the selected segments; and
performing a column address strobe (CAS) wherein the data in the corresponding sets of sense amplifiers are output from the memory.
27. The method as set forth in claim 26, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
28. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a level word line access, wherein the selected segments remains activated until another segment is selected; and
performing a column address strobe (CAS) wherein data to be written are latched into the corresponding sets of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segments.
29. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers; and
performing an explicit restore operation thereby causing the data located in the corresponding sets of sense amplifiers to be stored in storage locations coupled to the selected segments.
30. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers;
performing an explicit restore operation with respect to the first segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the first segment; and
performing an explicit restore operation with respect to the the second segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the second segment.
32. The memory of claim 31 further comprising a plurality of sets of sense amplifiers, the sets of sense amplifiers coupled respectively to the sub-groups of the storage locations.
33. The memory of claim 32 further comprising a second selection circuit configured to selectively activate a variable number of the sets of sense amplifiers in accordance with the control value.
34. The memory of claim 32 wherein the plurality of sets of sense amplifiers are coupled to the first select circuit and a variable number of the sets of sense amplifiers are activated in accordance with the control value.
35. The memory of claim 32 further comprising a memory address tag to store an address, the address corresponding to a first storage location of the sub-groups of the storage locations.
36. The memory of claim 32 further comprising a valid tag to indicate that data sensed in at least one set of the sets of sense amplifiers is valid.
37. The memory of claim 32 further comprising a dirty tag to indicate that data has been written to the at least one set of the sets of sense amplifiers.
38. The memory of claim 31 further comprising circuitry to receive a sub-group activation signal, the select logic configured to activate the variable number of the word line segments in accordance with the control value if the sub-group activation signal is in a first state.
39. The memory of claim 38 wherein the control value includes a plurality of bits, each bit corresponding to a respective word line segment.
40. The memory of claim 31 further comprising:
a second word line to select a second row of the storage locations, the second word line including a second plurality of word line segments each coupled to enable access to a respective sub-group of the storage locations in the second row; and
select logic to concurrently activate at least one of the word line segments included in the second word line and the variable number of the sets of word line segments in the first row.
41. The memory of claim 40 wherein further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance with the row address.
43. The memory of claim 42 further comprising:
a word line to select a first row of the storage locations the word line including a plurality of word line segments coupled to enable access to the respective sub-groups of the storage locations in the first row; and
second selection circuitry to selectively activate a variable number of the word line segments in accordance with the control value.
44. The memory of claim 43 further comprising:
a second word line to select a second row of the storage locations, the word line including a second plurality of word line segments each coupled to enable access to a respective sub-group of the storage locations in the second row; and
third selection circuitry to concurrently activate at least one of the word line segments included in the second word line in accordance with the control value.
45. The memory of claim 44 further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance with the row address.
46. The memory of claim 42 further comprising a memory address tag to store an address, the address corresponding to a storage location of data sensed in at least one set of the sets of sense amplifiers.
47. The memory of claim 46 further comprising:
a valid tag to indicate whether the data latched in the at least one set of sense amplifiers is valid.
48. The memory of claim 46 further comprising:
a dirty tag to indicate that data has been written to the at least one set of sense amplifiers.
50. The memory of claim 49 further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance to the row address.
51. The memory of claim 49 further comprising:
a first set of sense amplifiers coupled to a first sub-group of storage locations, the first sub-group of storage locations corresponding to the first word line segment included in the first word line; and
a second set of sense amplifiers coupled to a second sub-group of storage locations, the second sub-group of storage locations corresponding to the second word line segment included in the second word line.
52. The memory of claim 51 further comprising:
a memory address tag to store an address, the address corresponding to a storage location address of data sensed in the first set of sense amplifiers;
a valid tag to indicate whether the data sensed in the first set of sense amplifiers is valid; and
a dirty tag to indicate whether the data sensed in the first set of sense amplifiers data has been updated.
54. The memory of claim 53 further comprising a row decoder to receive a row address and to select both the first and second word lines in accordance with the row address.
55. The memory of claim 54 further comprising:
a memory address tag to store an address, the address corresponding to a storage location of data latched in the first sets of sense amplifiers;
a first tag to indicate whether the data latched in the first set of sense amplifiers is valid; and
a second tag to indicate whether the data has been written to the first set of sense amplifiers.
57. The method of claim 56 further comprising storing an address in an address tag, the address being representative of one storage location of the storage locations in the first row.
58. The method of claim 56 wherein the memory further includes a plurality of sets of sense amplifiers each coupled to respective sub-groups of the storage locations in the first row, the method further including transferring data from storage locations corresponding to the activated plurality of word line segments in the first row to the corresponding plurality of sets of sense amplifiers.
59. The method of claim 58 further comprising:
inputting data from an external signal line;
writing the data to at least one sense amplifier of the plurality of sets of sense amplifiers; and
setting a dirty tag to indicate the writing of data to the at least one sense amplifier.
60. The method of claim 56 further comprising activating at least one word line segment of a plurality of word line segments in a second row to enable access to at least one corresponding sub-group of the storage locations in a second row.
61. The method of claim 60 wherein the control value is further indicative of the at least one corresponding sub-group of the storage locations within the second row.
62. The method of claim 56 wherein the memory further comprises a plurality of sets of sense amplifiers coupled to respective sub-groups of storage locations in the first row, the method further comprising:
transferring data from storage locations corresponding to at least one activated word line segment to a corresponding set of sense amplifiers; and
setting a valid bit to indicate that the data transferred is valid.
63. The method of claim 56 wherein the memory further comprises a first set of sense amplifiers coupled to a first sub-group of the storage locations in the first row and a second set of sense amplifiers coupled to a second sub-group of storage locations in a second row, the method further comprising:
transferring data corresponding to the first sub-group of the storage locations in the first row to the first set of sense amplifiers; and
transferring data corresponding to the second sub-group of storage locations in a second row to the second set of sense amplifiers.
64. The method of claim 56 wherein the control value includes a plurality of bits, each bit corresponding to a respective one of the plurality of word line segments in the first row.
65. The method of claim 56 further comprising receiving a sub-group selection activation signal, wherein the sub-groups of the storage locations in the first row corresponding to the control value are activated in accordance to the control value if the sub-group selection activation signal is in a first state.

The present invention pertains to the field of computer memories. More specifically, the present invention relates to sub-word line access in computer memories.

Memory cells are typically physically and logically oriented in rows and columns, and share word lines and bit lines, respectively. In a dynamic random access memory, for example, a memory cell consists of a transistor and a capacitor connected to a bit tine and a word line. The word line selects a memory cell. The bit line is what connects the memory cell to the sense amplifier to transfer data.

This is illustrated in the simplified diagram of FIG. 1a. Referring to FIG. 1a, a word line metal 110, is coupled to word line gate polysilicon 115 which runs in parallel with word line metal 110. Metal-polysilicon straps 120 are periodically added to reduce resistance. When the word line metal 110 is activated, word line gate polysilicon 115 is activated and enables the sense amplifiers 125 to sense or restore data to/from the coupled memory cells (not shown). The operations performed by sense amplifiers 125 are controlled by control signals 127, 129.

FIG. 1b illustrates a dual word line example. In this example, word line metal 110 is selectively connected to one of two word line gate polysilicon 117, 119 through AND gates 130, 135. Typically the AND gates are placed at intervals along the word lines and 110, gate polysilicon 117, 119 corresponding to locations of word line straps. Select signals 140, 145, which are complementary signals, are input to the AND gates 130, 135 to select the word line gate polysilicon to couple to the word line metal.

Some manufactures have encountered performance problems utilizing longer word line lengths. This is due to increased capacitance and resistance. To minimize longer word line lengths effects, the word line polysilicon is broken up into a plurality of segments. When the word line metal is activated, all of the segments are activated, effectively activating the entire word line polysilicon composed of the segments.

All of these circuits require that the entire word line gate polysilicon associated with a particular row of memory cells be raised, even if only a small portion of the row of memory cells required access. In addition, the entire column of sense amplifiers is activated to perform the memory operation. For example, if a read operation is performed with respect to a subset of a row of memory cells, the entire word line gate polysilicon associated with a particular row of memory cells and the entire column of sense amplifiers are activated to transfer the data of the entire row to the sense amplifiers. It follows that a restore operation on the entire row is subsequently required.

One disadvantage associated with the this approach is that a significant amount of power is required to bring an entire row of information into the sense amplifiers. Another disadvantage associated with this approach is that the sense amplifiers can only store data from one row of memory cells at a time. Therefore, data that was placed there before will need to be flushed even if that particular data is required immediately afterwards.

It is one object of the present invention to provide a memory in which power efficient memory accesses can be performed.

It is an object of the present invention to provide for sub-word memory accesses.

It is another object of the invention to provide for a memory in which sets of sense amplifiers corresponding to different sub-words of rows of memory can communicate data to different rows of the memory.

A memory design and method of operation is described. In one embodiment, the memory includes a group of memory cells divided into a plurality of sub-groups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a sub-group. The sub-word lines are further coupled to the memory cells in the row of the corresponding sub-group. Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit(s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power.

In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.

Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and from the detailed description that follows below.

The present invention is illustrated by way of example and not imitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:

FIG. 1a is a prior art block diagram of a dynamic random access memory (DRAM) illustrating one example of word line connections and FIG. 1b is a prior art block diagram of a DRAM illustrating a dual word line connection.

FIG. 2 is a simplified block diagram of one embodiment of a DRAM in accordance with the teachings of the present invention.

FIG. 3 illustrates a block diagram of one embodiment of a portion of a DRAM that operates in accordance with the teachings of the present invention.

FIG. 4 illustrates one embodiment of a sub-group of memory cells and associated circuitry.

FIG. 5 illustrates an alternate embodiment of a sub-group of memory cells and associated circuitry.

FIG. 6a is a state diagram illustrating one embodiment of a process for accessing memory cells of the DRAM and FIG. 6b is a state diagram illustrating an alternate embodiment of a process for access memory cells of the DRAM.

FIG. 7 is a diagram illustrating the states of sense amplifiers after processing requests.

The apparatus and method of the present invention provides for an innovative memory structure and method for accessing the memory cells contained therein. In the following description, for purposes of explanation, numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. In other instances, well known electrical structures and circuits are shown in block diagram form in order not to obscure the present invention unnecessarily.

Although the present invention is described with respect to dynamic random access memory (DRAM), it is apparent to one skilled in the art that the invention is readily applicable to other memories including static memories and electrically programmable memories (e.g. EPROMS).

The invention describes sub-group accessing of memory cells from the array. A group can be defined as a bank of memory cells. As is readily apparent to one skilled in the art, a group also can be defined to a subset or a superset of a bank of memory cells. In addition, the present invention is described with respect to memory of a determined size and the number of control signals and lines are correspondingly allocated. It is readily apparent that the present invention is not limited to a memory of a particular size and the number of control signals and lines can be varied to accommodate the size of the memory.

FIG. 2 is a simplified block diagram of one embodiment of the DRAM of the present invention. FIG. 2 illustrates a dual word line structure that includes word line metal 205 and word line gate polysilicon zero (GP0) and one (GP1). Word lines GP0 and GP1 are each broken up into unconnected segments, each approximately spanning the distance of a sub-group of memory cells. For example, referring to FIG. 2, word line GP0 is broken up into segments 255, 260, 265, 270 and word line GP1 is broken up into segments 210, 215, 220, 225, each segment capable of being separately enabled using control signals sel [0.3-0.1, 1.3-1.0] (0.3-0.0, 1.3-1.0).

Furthermore, the DRAM includes logic that enables a corresponding subset of the sense amplifiers in order to perform a memory operation. In particular, the SAP and SAN signals are expanded to be multiple bits, e.g., SUBSAP [3:0], SUBSAN [3:0], in order to address specific subsets of sense amplifiers of the column of sense amplifiers 260. These signals can be routed separately from top to bottom, or generated in the area near the subset (e.g., in the strap areas) from a master signal. Area penalty is minimal as the width of the areas and size of the drivers need only be one fourth of the original width and size. Thus, the word line segments and corresponding subsets of sense amplifiers are selectively enabled to perform memory access for a sub-group of a row of memory cells. It can readily be understood that substantial power savings are achieved as only a fraction of the sense amplifiers and a corresponding fraction of the word line gate polysilicon are activated. As is readily apparent, use of SUBSAP and SUBSAN control signals are exemplary; different control signals can be used for different memories and differents types of DRAMS.

FIG. 3 is a slightly more detailed block diagram of a DRAM constructed in accordance with the teachings of the present invention. It is apparent to one skilled in the art, numerous details not distinctive to the teachings of the present invention are omitted for purpose of explanation.

Furthermore, certain control logic is shown in functional block form; it is readily apparent that a variety of implementations can be used to perform the function described.

Referring to FIG. 3, the DRAM 114 includes a memory array, or portion thereof, 350 sense amplifier circuitry 360 row decoder circuitry 311, column decoder circuitry 371 and controller 118.

In the present embodiment, the controller 118 receives control signals from memory controller 117, including signals to indicate that sub-group sensing is to be performed. For example, in one embodiment the memory controller 117 issues signal SUBACT, to indicate that sub-group sensing is to be performed and SADR[3:0] SADR(3:0) which identifies the sub-group(s) to be sensed.

As is readily apparent to one skilled in the art, the present invention is not limited to these specific control signals or the structure of the memory controller 117 issuing certain signals to controller 118. A variety of embodiments, in which different embodiments of signals including signals that may be issued by a processor (not shown) coupled to the memory controller 117 or memory 114 is contemplated. Furthermore, embodiments which do not include on chip controller circuitry also are contemplated.

Continuing with the present embodiment, the controller 118 issues control signals to selectively activate a word line segment (e.g., segments 365, 366, 367, 368) and corresponding sub-group of the sense amplifier (e.g., sub groups 361, 362, 363, 364). For example, to perform a memory access operation with respect to one sub-group of memory cells, delineated by area 352, controller 118 issues an activation signal on line 119. Thus, when row decoder 311 selects a corresponding word line metal to activate, for example, word line metal 305, the controller 118 activates line 119 such that gate 321 activates word segment 366. In addition, controller 118 issues SUBSAP, SUBSAN signals to activate the corresponding portion 362 of sense amplifier circuitry 360.

FIG. 4 is a slightly more detailed diagram of one sub-group 352 of the memory that is individually accessible in accordance with the teachings of the present invention. This embodiment, illustrative of a single or conventional word line access, selects a sub-group of the memory array represented by cells 401, 402, 403. Activation of word line segment 367 366 by activation of the sub word line select signal 119 by controller 118 and word line metal 305 causes the data to be available on the bitlines represented by lines 315, 316 and 317. The controller issues the appropriate SUBSAP[3:0] SUBSAP(3:0) and SUBSAN[3:0] SUBSAN(3:0) to select the corresponding portion 362 of sense amplifier circuitry to perform the desired operation (e.g., sense). FIG. 5 is illustrative of an embodiment which utilizes a dual word line structure. As is readily apparent to one skilled in the art, sub-group access can be applied to different memory access structures to improve the efficiency of access.

The architecture of memory array therefore allows a sub-group of memory cells to be sensed during a row operation. Thus, when only a portion of a row of memory cells needs to be accessed, only the corresponding word line section and sub-group of sense amplifiers designated to sense those memory cells are activated. By turning on only the necessary circuitry required for sensing requested data, power consumption is reduced.

In an alternate embodiment, the structure for sensing sub-groups of rows of memory cells can be configured to concurrently access sub-groups of cells from different rows of the memory. In this embodiment, the row decoder circuitry would be modified to activate more from than one word line metal at a time. The control signals issued to control the selection of sections of the word lines and corresponding sub-groups of the sense amplifiers would also be modified correspondingly. Additional control logic would be required to ensure that only the sub-group associated with the desired row is sensed. For example, in one approach, additional control signals are issued by controller 118, each control signal separately connected to a different segment in a different row. Alternately, a row/segment control signal is issued and the gate (e.g., 320-331, FIG. 3) is expanded to include logic to decode the row/segment control signal to activate the specified segment in the particular row.

It will be appreciated that the memory architecture of the present invention may be implemented for pulse word line sensing and level word line sensing operations. For a memory that implements level word line sensing, where the word line remains activated after a sense cycle and restore cycle, subsequent writes to the sense amplifier circuitry will update both the sense amplifier circuitry and the memory cells selected by the word line. In a memory that implements pulse word line sensing where the word line deactivates after a sense and restore cycle, an explicit restore cycle is executed before retiring a row when the data in the sense amplifier circuitry has been updated by an earlier write (e.g., by a CAS write). This is desirable as updates done to the sense amplifiers are not updated in the memory cells.

FIG. 6a shows one embodiment of the state transitions that occur for a level word line memory. If a row already is in the sensed state, bringing in a new row requires as executing a precharge followed by a sense and a restore. As is well known in the art, the term precharge refers to the process of turning off the sense amplifiers and setting all the bit lines to Vdd/2. All information that was in the sense amplifiers is lost; new data can then be placed in the sense amplifiers. The term sense refers to the process of activating the selected word line or section of a word line, activating the corresponding sense amplifiers and latching the data into the sense amplifiers. Since the transfer of data from the memory cells to the sense amplifiers is a destructive read, a restore operation is needed to write the data from the sense amplifiers back to the memory cells. The term restore therefore refers to an implicit, automatic restore operation that occurs after the sense operation. After the restore, CAS read and write operations can be executed to that row or a portion of that row. In this implementation, all writes are updated in both the sense amplifiers and the memory cells and the sense amplifiers can be turned off at any time using a precharge operation without any ill effects.

FIG. 6b illustrates one embodiment of a state transition diagram for pulsed word line operation. This process utilizes an explicit restore state in which a word line or segment of a word line is activated and data is transferred from the sense amplifiers back to the memory cells selected by the word line. The explicit restore state is performed prior to a precharge if the sense amplifiers have been updated via a CAS write (i.e., the sense amplifier are dirty). This action activates the word line and updates the memory cells associated with the row currently sensed. If the sense amplifiers have not been updated via a CAS write (i.e., the sense amplifiers are clean), then the precharge operation can occur without executing an explicit restore cycle.

The utilization of level word line sensing and pulse word line sensing will now be discussed. Without adding circuitry to enable multiple word line activation, one way of implementing sub-wordline sensing using a level word line implementation would be to turn off all sense amplifiers before bringing in a new row (with 1 to 4 sections activated). Data can also be brought from multiple word lines. This is illustrated by the following example. Assume a simple case in which a memory core includes a single bank of memory cells. Each bank consists of 1024 rows and each row contains 2048 bits coupled to 2048 sense amplifiers. Each word line is subdivided into 4 sub-groups, each controlling 512 sense amplifiers.

Assume an initial state that in which the sense amplifiers are turned on, but the data contained in the sense amplifiers is clean. The example includes the processing of the following three requests:

Request 1: Bring in row 100, sections 1 and 2

Request 2: Bring in row 200, sections 2 and 3

Request 3: Bring in row 300, sections 3 and 4

In a level word line implementation, the following events would happen in response to the requests:

Request 1: Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.

Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.

Restore Drive sense amplifiers data back to word line 100 and polysilicon for sections 1 and 2.

Request 2: Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Release word line 100 polysilicon for section 2

Sense Turn on word line 200 polysilicon for sections 2 and 3. Latch data onto sense amplifier sub-groups 2 and 3

Restore Drive sense amplifier data back to word line 200 and polysilicon for sections 2 and 3

Request 3: Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2. Release word line 200 polysilicon for section 3.

Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.

Restore Drive sense amp data back to word line 300 and word line polysilicon for sections 3 and 4.

Request 1: (Precharge) Turn off the sense amplifier sub-groups 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.

(Sense) Turn on word line 100 polysilicon for sections 1 and 2. Latch data into sense amplifier sub-groups 1 and 2.

(Restore) Drive data from sense amplifier subgroups 1 and 2 back to storage locations of word line 100 polysilicon for sections 1 and 2.

Request 2: (Precharge) Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Release word line 100 polysilicon for section 2.

(Sense) Turn on word line 200 polysilicon for sections 2 and 3. Latch data into sense amplifier sub-groups 2 and 3.

(Restore) Drive data from sense amplifier sub-groups 2 and 3 back to storage locations of word line 200 polysilicon for sections 2 and 3.

Request 3: (Precharge) Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2. Release word line 200 polysilicon for section 3.

(Sense) Turn on word line 300 polysilicon for sections 3 and 4. Latch data into sense amplifier sub-groups 3 and 4.

(Restore) Drive data from sense amplifier sub-groups 3 and 4 back to storage locations of word line 300 polysilicon for sections 3 and 4.

FIG. 7 illustrates the state of the sense amplifiers after processing Requests 1, 2 and 3 for level word line sensing implementation described above and the pulse word line implementation described below.

In the pulse word line implementation, the following events would happen in response to the requests:

Request 1: Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.

Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.

Restore Drive sense amplifier data back to word line 100 and polysilicon for sections 1 and 2.

Request 2: Explicit An explicit restore would be performed on Restore word line 100 polysilicon for section 2 (if necessary)

Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2.

Sense Turn on word line 200 polycide for sections 2 and 3. Latch data onto sense amplifiers 2 and 3

Restore Drive sense amplifier data back to word line 200 and polycides for sections 2 and 3

Request 3: Explicit An explicit restore would be performed on Restore word line 100 polycide for section 3 (if necessary)

Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2.

Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.

Restore Drive sense amplifier data back to word line 300 and polysilicon for sections 3 and 4.

Request 1: (Precharge) Turn off sense amplifier sub-groups 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.

(Sense) Turn on word line 100 polysilicon for sections 1 and 2. Latch data into sense amplifier sub-groups 1 and 2.

(Restore) Drive data from sense amplifier sub-groups 1 and 2 to storage locations of word line 100 polysilicon for sections 1 and 2.

Request 2: (Explicit Restore) An explicit restore would be performed to storage locations of word line 100 polysilicon for section 2(if necessary).

(Precharge) Turn off sense amplifier sub-groups 2 and 3. Set bit lines in sections 2 and 3 to Vdd/2.

(Sense) Turn on word line 200 polysilicon for sections 2 and 3. Latch data into sense amplifier sub-groups 2 and 3

(Restore) Drive data from sense amplifier sub-groups 2 and 3 to storage locations of word line 200 polysilicon for sections 2 and 3

Request 3: (Explicit Restore) An explicit restore would be performed to storage locations of word line 100 polycide for section 3(if necessary).

(Precharge) Turn off sense amplifier sub-groups 3 and 4. Set bit lines in sections 3 and 4 to Vdd/2.

(Sense) Turn on word line 300 polysilicon for sections 3 and 4. Latch data into sense amplifier sub-groups 3 and 4.

(Restore) Drive data from sense amplifier sub-groups 3 and 4 to storage locations of word line 300 polysilicon for sections 3 and 4.

It should be noted that explicit restores are not always required. For example, if the data were not changed (i.e., the sense amplifiers were not written to or "clean"), an explicit restore is not necessary. An explicit restore is needed after a sense amplifier has been written to or "dirty".

Furthermore, in this implementation, the controller in the memory would maintain a memory address tag to determine whether the address indicated in a request matches the address of data in the sense amplifier, a valid bit tag to determine whether data in the sense amplifiers is valid, and a dirty bit tag to determine whether the sense amplifiers are dirty for each subwordline section. These tags are used to determine whether or not a subwordline section has been made dirty and if so, which row address to explicitly restore it to.

In the foregoing specification, the invention has been described with reference to specific embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.

Barth, Richard M., Stark, Donald C., Richardson, Wayne S., Lai, Lawrence

Patent Priority Assignee Title
10191866, May 02 2006 Rambus Inc Memory controller for selective rank or subrank access
10331379, Nov 29 2004 K MIZRA LLC Memory controller for micro-threaded memory operations
10388337, Jul 27 2011 Rambus Inc. Memory with deferred fractional row activation
10795834, May 02 2006 Rambus Inc. Memory controller for selective rank or subrank access
10811062, Jul 27 2011 Rambus Inc. Deferred fractional memory row activation
11270741, Jul 27 2011 Rambus Inc. Deferred fractional memory row activation
11467986, May 02 2006 Rambus Inc. Memory controller for selective rank or subrank access
11797227, Nov 29 2004 K MIZRA LLC Memory controller for micro-threaded memory operations
11804250, Jul 27 2011 Rambus Inc. Memory with deferred fractional row activation
6667896, May 24 2002 BROADCOM INTERNATIONAL PTE LTD Grouped plate line drive architecture and method
6990036, Dec 30 2003 Intel Corporation Method and apparatus for multiple row caches per bank
7050351, Dec 30 2003 Intel Corporation Method and apparatus for multiple row caches per bank
7126843, Feb 15 2002 Kabushiki Kaisha Toshiba Semiconductor memory device using magnetoresistive effect
7254075, Sep 30 2004 Rambus Inc.; Rambus Inc Integrated circuit memory system having dynamic memory bank count and page size
7280428, Sep 30 2004 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
7460387, Jan 05 2007 GLOBALFOUNDRIES Inc eDRAM hierarchical differential sense amp
7460423, Jan 05 2007 GLOBALFOUNDRIES U S INC Hierarchical 2T-DRAM with self-timed sensing
7471546, Jan 05 2007 GLOBALFOUNDRIES U S INC Hierarchical six-transistor SRAM
7499312, Jan 05 2007 International Business Machines Corporation Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line
7500075, Apr 17 2001 RAMPART ASSET MANAGEMENT, LLC Mechanism for enabling full data bus utilization without increasing data granularity
7505356, Sep 30 2004 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
7626248, Dec 23 1999 Rambus Inc. Semiconductor package with a controlled impedance bus
7660183, Aug 01 2005 Rambus Inc. Low power memory device
7709299, Jan 05 2007 GLOBALFOUNDRIES Inc Hierarchical 2T-DRAM with self-timed sensing
7755968, Sep 30 2004 Rambus Inc. Integrated circuit memory device having dynamic memory bank count and page size
7821858, Jan 05 2007 GLOBALFOUNDRIES U S INC eDRAM hierarchical differential sense AMP
7907470, Sep 30 2004 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
7916570, Aug 01 2005 Rambus Inc. Low power memory device
8050134, Sep 30 2004 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
8076759, Feb 14 2006 Rambus Inc. Semiconductor package with a controlled impedance bus and method of forming same
8112608, Feb 28 2001 Rambus Inc Variable-width memory
8154947, Sep 30 2004 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
8190808, Aug 17 2004 Rambus Inc. Memory device having staggered memory operations
8412906, Feb 28 2001 Rambus Inc. Memory apparatus supporting multiple width configurations
8432766, Sep 30 2004 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
8595459, Nov 29 2004 K MIZRA LLC Micro-threaded memory
8769234, Feb 28 2001 Rambus Inc. Memory modules and devices supporting configurable data widths
8908466, Sep 30 2004 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
9214219, Aug 30 2011 Rambus Inc. Distributed sub-page selection
9256557, May 02 2006 Rambus Inc. Memory controller for selective rank or subrank access
9257151, Feb 28 2001 Rambus Inc. Printed-circuit board supporting memory systems with multiple data-bus configurations
9257159, Aug 01 2005 Rambus Inc. Low power memory device
9268719, Aug 05 2011 Rambus Inc. Memory signal buffers and modules supporting variable access granularity
9292223, Nov 29 2004 K MIZRA LLC Micro-threaded memory
9330735, Jul 27 2011 Rambus Inc. Memory with deferred fractional row activation
9570126, Jul 27 2011 Rambus Inc. Memory with deferred fractional row activation
9652176, Nov 29 2004 K MIZRA LLC Memory controller for micro-threaded memory operations
9666250, Aug 05 2011 Rambus Inc. Memory signal buffers and modules supporting variable access granularity
9824036, Feb 28 2001 Rambus Inc. Memory systems with multiple modules supporting simultaneous access responsive to common memory commands
9911468, Jul 27 2011 Rambus Inc. Memory with deferred fractional row activation
Patent Priority Assignee Title
4377855, Nov 06 1980 National Semiconductor Corporation Content-addressable memory
4542483, Dec 02 1983 AT&T Bell Laboratories Dual stage sense amplifier for dynamic random access memory
4569036, Feb 26 1982 Tokyo Shibaura Denki Kabushiki Kaisha Semiconductor dynamic memory device
4646268, Oct 13 1983 NEC Electronics Corporation Semiconductor bipolar memory device operating in high speed
4698788, Jul 01 1985 Freescale Semiconductor, Inc Memory architecture with sub-arrays
4700328, Jul 11 1985 Intel Corporation High speed and high efficiency layout for dram circuits
4710902, Oct 04 1985 Freescale Semiconductor, Inc Technique restore for a dynamic random access memory
4730275, Nov 22 1985 Freescale Semiconductor, Inc Circuit for reducing the row select voltage swing in a memory array
4740921, Oct 04 1985 Freescale Semiconductor, Inc Precharge of a dram data line to an intermediate voltage
4758993, Nov 19 1984 Fujitsu Limited Random access memory device formed on a semiconductor substrate having an array of memory cells divided into sub-arrays
4787858, Mar 23 1987 Digital Equipment Corporation Latching system for computer plug
4796230, Jun 24 1987 Intel Corporation Folded-cascode configured differential current steering column decoder circuit
4800525, Oct 31 1984 Texas Instruments Incorporated Dual ended folded bit line arrangement and addressing scheme
4811302, Jun 24 1986 NEC Corporation; NEC CORPORATION, 33-1, SHIBA 5-CHOME, MINATO-KU, TOKYO, JAPAN Dynamic semiconductor memory with improved sensing scheme
4825413, Feb 24 1987 TEXAS INSTRUMENTS INCORPORATED, A CORP OF DE Bipolar-CMOS static ram memory device
4837743, Aug 17 1987 Texas Instruments Incorporated Architecture for memory multiplexing
4843264, Nov 25 1987 AMERICAN TELEPHONE AND TELEGRAPH COMPANY, A CORP NY ; POONJA, MOHAMED, AS TRUSTEE UNDER THE VISIC, INC LIQUIDATING TRUST AGREEMENT DATED DECEMBER 18, 1990 Dynamic sense amplifier for CMOS static RAM
4862421, Feb 16 1988 Texas Instruments Incorporated Sensing and decoding scheme for a BiCMOS read/write memory
4888732, Feb 23 1987 Matsushita Electric Industrial Co., Ltd. Dynamic random access memory having open bit line architecture
4903344, Jul 07 1987 Oki Electric Industry Co., Ltd. Semiconductor memory device with staggered sense amplifiers
4961168, Feb 24 1987 Texas Instruments Incorporated Bipolar-CMOS static random access memory device with bit line bias control
4982370, Oct 04 1985 Mitsubishi Denki Kabushiki Kaisha Shared sense amplifier semiconductor memory
4984196, May 25 1988 Texas Instruments, Incorporated High performance bipolar differential sense amplifier in a BiCMOS SRAM
4991141, Feb 08 1990 Texas Instruments Incorporated Sense amplifier and method for sensing the outputs of static random access memory cells
5046050, Apr 10 1990 National Semiconductor Corporation Shared BiCMOS sense amplifier
5093806, Jun 13 1989 Texas Instruments Incorporated Sensing and decoding scheme for a BiCMOS read/write memory
5111434, Dec 20 1988 SamSung Electronics Co.; Ltd. Semiconductor memory device
5119340, Sep 26 1990 SGS-Thomson Microelectronics, Inc. Semiconductor memory having latched repeaters for memory row line selection
5121358, Sep 26 1990 SGS-Thomson Microelectronics, Inc. Semiconductor memory with power-on reset controlled latched row line repeaters
5124610, Mar 03 1989 E. F. Johnson Company Tritiated light emitting polymer electrical energy source
5124951, Sep 26 1990 SGS-Thomson Microelectronics, Inc. Semiconductor memory with sequenced latched row line repeaters
5128897, Sep 26 1990 SGS-Thomson Microelectronics, Inc. Semiconductor memory having improved latched repeaters for memory row line selection
5132931, Aug 28 1990 Analog Devices, Inc.; Analog Devices, Inc Sense enable timing circuit for a random access memory
5181205, Apr 10 1990 National Semiconductor Corporation Short circuit detector circuit for memory arrays
5193072, Dec 21 1990 NXP B V Hidden refresh of a dynamic random access memory
5193074, Feb 09 1990 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having hierarchical row selecting lines
5214610, Sep 22 1989 Texas Instruments Incorporated Memory with selective address transition detection for cache operation
5241503, Feb 25 1991 Freescale Semiconductor, Inc Dynamic random access memory with improved page-mode performance and method therefor having isolator between memory cells and sense amplifiers
5249165, Mar 06 1992 Kabushiki Kaisha Toshiba Memory cell array divided type multi-port semiconductor memory device
5251178, Mar 06 1991 TEXAS INSTRUMENTS INCORPORATED, A CORP OF DE Low-power integrated circuit memory
5263002, Jun 12 1990 Kabushiki Kaisha Toshiba Semiconductor memory device and its topography
5267215, Nov 09 1990 Elpida Memory, Inc Semiconductor memory device with transfer gates arranged to subdivide bit lines
5274596, Sep 16 1987 Kabushiki Kaisha Toshiba Dynamic semiconductor memory device having simultaneous operation of adjacent blocks
5291444, Dec 23 1991 Texas Instruments Incorporated Combination DRAM and SRAM memory array
5305280, Apr 04 1991 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having on the same chip a plurality of memory circuits among which data transfer is performed to each other and an operating method thereof
5321646, Apr 09 1991 Renesas Electronics Corporation Layout of a semiconductor memory device
5337283, Dec 27 1991 Elpida Memory, Inc Dynamic random access memory device
5343438, Jan 31 1992 SAMSUNG ELECTRONICS CO , LTD Semiconductor memory device having a plurality of row address strobe signals
5383159, Sep 17 1992 Sharp Kabushiki Kaisha Semiconductor memory device of alternately-activated open bit-line architecture
5390308, Apr 15 1992 Rambus Inc Method and apparatus for address mapping of dynamic random access memory
5406526, Oct 01 1992 NEC Corporation Dynamic random access memory device having sense amplifier arrays selectively activated when associated memory cell sub-arrays are accessed
5414662, Apr 06 1990 Mosaid Technologies Incorporated Dynamic random access memory using imperfect isolating transistors
5418737, Sep 17 1990 Texas Instruments Incorporated DRAM with sub data lines and match lines for test
5455802, Dec 22 1992 SGS-Thomson Microelectronics, Inc.; SGS-Thomson Microelectronics, Inc Dual dynamic sense amplifiers for a memory array
5471425, Mar 10 1993 Fujitsu Limited Dynamic random access memory having sense amplifier control circuit supplied with external sense amplifier activating signal
5485430, Dec 22 1992 SGS-Thomson Microelectronics, Inc. Multiple clocked dynamic sense amplifier
5517456, Nov 02 1993 Renesas Electronics Corporation Semiconductor memory device including a word line driving circuit of the divisional decoding type
5587960, Nov 15 1994 SGS-THOMSON MICROELECTRONICS LTD Integrated circuit memory device with voltage boost
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Apr 26 2000Rambus Inc.(assignment on the face of the patent)
Date Maintenance Fee Events
Jan 29 2002M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Jan 29 2002M186: Surcharge for Late Payment, Large Entity.
Feb 11 2002ASPN: Payor Number Assigned.
Nov 07 2005M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Nov 05 2009M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Oct 16 20044 years fee payment window open
Apr 16 20056 months grace period start (w surcharge)
Oct 16 2005patent expiry (for year 4)
Oct 16 20072 years to revive unintentionally abandoned end. (for year 4)
Oct 16 20088 years fee payment window open
Apr 16 20096 months grace period start (w surcharge)
Oct 16 2009patent expiry (for year 8)
Oct 16 20112 years to revive unintentionally abandoned end. (for year 8)
Oct 16 201212 years fee payment window open
Apr 16 20136 months grace period start (w surcharge)
Oct 16 2013patent expiry (for year 12)
Oct 16 20152 years to revive unintentionally abandoned end. (for year 12)