An inverse quantizing device includes memories which are addressed by input quantized coefficients and quantization levels and store resultant data of inverse quantization in groups such as intra dc, intra ac and non-intra. A control section discriminates the group of an input data to be inverse-quantized according to input block-type and block-strobe signals, selects one of the memories according to the discriminated result, and controls the selected memory to output the resultant data of inverse quantization stored therein. According to the device, real time processing of the input data is achieved with its simplified construction.
|
0. 4. An inverse quantization device for a decoder, comprising:
a storage device that stores a plurality of quantized level values, said storage device stores ( a control device discriminating the input data to be inverse-quantized according to the mode type data and controlling the storage device to determine the resultant data to be stored according to the discriminated result.
2. An inverse quantizing device comprising:
a plurality of memories for receiving input quantized coefficients and quantization levels as address data thereof and storing resultant data of inverse quantization in groups; and control means for discriminating the group of an input data to be inverse-quantized in accordance with input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories storing said resultant data of the discriminated group; whereby said resultant data stored at the address of the selected one of said plurality of memories assigned by said quantized coefficients and said quantization levels is provided, wherein said plurality of memories are programmable read only memories.
1. An inverse quantizing device comprising:
a plurality of memories for receiving input quantized coefficients and quantization levels as address data thereof and storing resultant data of inverse quantization in groups; and control means for discriminating the group of an input data to be inverse-quantized in accordance with input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories storing said resultant data of the discriminated group; whereby said resultant data stored at the address of the selected one of said plurality of memories assigned by said quantized coefficients and said quantization levels is provided, wherein said resultant data of inverse quantization are grouped into block data of intra dc, intra ac and non-intra, respectively, and said plurality of memories are an intra dc memory, an intra ac memory and a non-intra dc/ac memory.
0. 15. An inverse quantization device for a decoder, comprising:
a storage device that stores a plurality of quantized level values and receiving input data of at least one of quantized coefficient and quantization level as an address location for selecting a stored quantized level value; and a control circuit, responsive to first and second control signals indicative of whether the input data is one of intra dc data, intra ac data and non-intra data, for outputting first, second and third output signals to said storage device, wherein said storage device stores one of (
3. An inverse quantizing device comprising:
a plurality of memories for receiving input quantized coefficients and quantization levels as address data thereof and storing resultant data of inverse quantization in groups; and control means for discriminating the group of an input data to be inverse-quantized in accordance with input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories storing said resultant data of the discriminated group; whereby said resultant data stored at the address of the selected one of said plurality of memories assigned by said quantized coefficients and said quantization levels is provided, wherein said control means comprises: a first or gate for or-gating said block-type and block-strobe signals and providing a first chip selection signal; a first inverter for inverting said block-strobe signal; a second or gate for or-gating the inverted block-strobe signal and said block-type signal and providing a second chip selection signal; and a second inverter for inverting said block-type signal and providing a third chip selection signal. 0. 5. The inverse quantization device of
0. 6. The inverse quantization device of
0. 7. The inverse quantization device of
0. 8. The inverse quantization device of
0. 9. The inverse quantization device of
a first memory storing resultant data of the inverse quantization corresponding to the first mode type data and responsive to the control device; a second memory storing resultant data of the inverse quantization corresponding to the second mode type data and responsive to the control device; and a third memory storing resultant data of the inverse quantization corresponding to the third mode type data and responsive to the control device.
0. 10. The inverse quantization device of
0. 11. The inverse quantization device of
0. 12. The inverse quantization device of
a first logic device having first and second input electrodes and performing a first logic operation; a second logic device having first and second input electrodes and performing a second logic operation; and a first inverter, wherein wherein said first logic device, said second logic device and said first inverter discriminate the input data to be inverse-quantized according to the mode type data.
0. 13. The inverse quantization device of
0. 14. The inverse quantization device of
0. 16. The inverse quantization device of
0. 17. The inverse quantization device of
a first memory that stores the resultant data of the inverse quantization corresponding to intra dc data; a second memory that stores the resultant data of the inverse quantization corresponding to intra ac data; and a third memory that stores the resultant data of the inverse quantization corresponding to non-intra data.
0. 18. The inverse quantization device of
a first logic device having first and second input electrodes and performing a first logic operation to provide the first output signal; a second logic device having first and second input electrodes and performing a second logic operation to provide the second output signal; and a first inverter for providing the third output signal, wherein the first input electrodes of said first and second logic devices are coupled for receiving the second control signal, and the second input electrodes of the first and second logic devices and the first inverter are coupled for receiving the first control signal.
0. 19. The inverse quantization device of
0. 20. The inverse quantization device of
|
1. Field of the Invention
The present invention relates to an image data compression/expansion technique, and more particularly to an inverse quantizing device for inverse-quantizing a compressed image data.
2. Description of the Prior Art
International Standards Organization (ISO) has proposed using the MPEG SM3 model as a data compression standard for an image in motion.
In image data compression, transform coefficients obtained by DCT(Discrete Cosine Transform)-transforming the image data is compressed into a predetermined amount of data by a quantizer, the operation of which is related to the following equations:
1) In intra mode:
where g is a quantization step size and g=2*QUANT,W(i,j) is a weight matrix, QAC is a quantized coefficient and QUANT is a quantization level.
2) In non-intra mode:
In the above equations, the DCT coefficients may be divided into dc coefficients having concentrated energy and ac coefficients having a large value of energy dispersion. Also, the quantizer performs quantization in two modes i.e., an intra mode and a non-intra mode. That is, the interrelationship of an input data is detected and if the detected interrelationship is relatively low, the intra mode is performed in which the dc and ac coefficients are quantized in different manners, while if the detected interrelationship is relatively high, the non-intra mode is performed in which the quantization is performed according to the above equation regardless of the dc or ac coefficients.
Inverse quantization is the inverse process of quantization, by which the dc or ac coefficients are calculated in accordance with the values of the quantized coefficients QAC and the quantization level QUANT.
VLC decoder 3 converts the input data into a FLC(Fixed Length Code) and the FLC is then inverse-quantized by inverse quantizer 4. The output of inverse quantizer 4 is inverse-DCT-transformed by inverse DCT section 5 and the output of inverse DCT section 5 is applied to adder 7. At this time, predictor 6 outputs a predicted value in accordance with the outputs of VLC decoder 3 and adder 7, and this predicted value is applied to adder 7 to be added to the output of inverse DCT section 5. Adder 7 outputs a final decoded signal.
The inverse quantizer mentioned as above, however, suffers from disadvantages in that hardware construction thereof is greatly complicated, causing the manufacturing cost to be increased and possibly complicating to a high degree the timing control for real time data processing as well.
It is an object of the present invention to provide an inverse quantizing device which has a simple structure utilizing memories, and thereby great reductions in manufacturing costs can be achieved.
It is another object of the present invention to provide an inverse quantizing device which enables real time processing of input data and easy control therefor.
In order to achieve the above objects, the inverse quantizing device according to the present invention comprises:
a plurality of memories for receiving input quantized coefficients and quantization levels as their address data and storing resultant data of inverse quantization in groups; and
control means for discriminating the group of the input data to be inverse-quantized in accordance with an input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories which stores the resultant data of the discriminated group;
whereby the resultant data stored at an address of the selected memory which is assigned by the input quantized coefficients and the quantization levels is provided.
The above objects and other features of the present invention will become more apparent by describing the preferred embodiment thereof with reference to the accompanying drawings, in which:
The device is also provided with control section 41 which discriminates whether the input data is an intra DC, an intra AC or a non-intra data and selectively outputs first to third chip selection signals {overscore (IDCS)}, {overscore (IACS)} and {overscore (INS)}to chip selection terminals {overscore (CS1)} to {overscore (CS3)} of the memories 42 to 44 in accordance with the discriminated result.
In the embodiment, each memory 42, 43 or 44 is composed of a PROM(Programmable Road Only Memory).
Meanwhile, control section 41, as shown in
Now, the operation of the inverse quantizing device according to the present invention constructed as above will be described in detail.
Each R.G.B. signal, which constitutes a television signal, has a gradation degree of a predetermined level, and thus the DCT-transformed data of the gradation level and the quantized data of the DCT-transformed data have predetermined levels, respectively. According to the present invention, all possible quantized level values are stored in the memories 42 to 44 so that one of the quantized level values is selected and outputted therefrom. Thus, real time data processing can be achieved.
Referring again to
Also, as described above, the resultant data of vertical inverse quantization are stored at addresses of the memories 42 to 44 in conformity with the group of the resultant data.
Meanwhile, the block-type signal {overscore (BKT)} identifying whether the input block data to be inverse-quantized is intra or non-intra, and block-strobe signal {overscore (BKS)} identifying the start of the block data are also provided from VLC decoder 3 to control section 41.
At this time, as shown in the truth table of
Also, if the input block data is intra and the middle or the end of the block data is identified, block-type signal {overscore (BKT)} becomes LOW("0") and block-strobe signal {overscore (BKS)} becomes HIGH("1"), and chip selection signal {overscore (IACS)} of a LOW level is outputted from OR gate OR2 and then applied to chip selection terminal {overscore (CS2)} of intra AC memory 43. Accordingly, intra AC memory 43 is selected and the resultant data of inverse quantization stored at its address assigned by QAC and QUANT is outputted to inverse DCT section 5.
Meanwhile, if the input block data is non-intra, block-type signal {overscore (BKT)} becomes HIGH("1") and thus both outputs of OR gates OR1 and OR2 become HIGH regardless of the state of block-strobe signal {overscore (BKS)}. Accordingly, chip selection signal {overscore (NIS)} of a LOW level is outputted from inverter IV2 and then applied to chip selection terminal {overscore (CS3)} of non-intra DC/AC memory 44, resulting in that non-intra DC/AC memory 44 is selected and the resultant data of inverse quantization stored at its address assigned by QAC and QUANT is outputted to inverse DCT section 5.
From the foregoing, it will be apparent that the present invention provides a novel inverse quantizer specially designed to store in groups all possible resultant data of inverse quantization in memories which are addressed by the input quantized coefficients and quantization levels and provide the resultant data of inverse quantization stored in one of the memories in accordance with the input block-type and block-strobe signals, thereby enabling real time processing of the input data and easy control of the data processing and achieving great reductions in construction and cost.
While the present invention has been described and illustrated herein with reference to the preferred embodiment thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4862173, | Jul 17 1981 | Nippon Electric Co., Ltd. | Method and circuit for carrying out forward and inverse quantization by varying a reference step size |
4933763, | Feb 29 1988 | U S PHILIPS CORPORATION, A CORP OF DE | Method of and arrangement for coding digital video signals and corresponding decoding arrangement |
5617094, | Nov 30 1993 | Goldstar Co., Ltd. | Inverse quantizer |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 28 1995 | GOLDSTAR CO , LTD | LG Electronics Inc | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 020677 | /0556 | |
Mar 31 1999 | Goldstar Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 08 2004 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 27 2004 | ASPN: Payor Number Assigned. |
Sep 22 2008 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 05 2005 | 4 years fee payment window open |
Sep 05 2005 | 6 months grace period start (w surcharge) |
Mar 05 2006 | patent expiry (for year 4) |
Mar 05 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 05 2009 | 8 years fee payment window open |
Sep 05 2009 | 6 months grace period start (w surcharge) |
Mar 05 2010 | patent expiry (for year 8) |
Mar 05 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 05 2013 | 12 years fee payment window open |
Sep 05 2013 | 6 months grace period start (w surcharge) |
Mar 05 2014 | patent expiry (for year 12) |
Mar 05 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |