A semiconductor metallization processing method for multi-level electrical interconnection includes: a) providing a base insulating layer atop a semiconductor wafer; b) etching a groove pathway into the base layer; c) providing a first contact through the base layer to the area to which electrical connection is to be made; d) the groove pathway being etched and the first contact being provided in a combined manner which has the groove pathway and the first contact communicating with one another; e) providing metal within the first contact and within the groove pathway, the metal provided within the first contact and groove pathway in combination defining a first metal layer, the first metal layer having an overall thickness which is sufficient to fill the first contact and groove pathway; f) planarizing the first metal layer back to the uppermost region to form a conductive metal runner within the groove pathway; g) providing an overlying layer of insulating material which is different in composition from the base layer uppermost region; h) etching through the overlying layer selectively relative to the uppermost region to provide a second contact to the conductive metal runner which overlaps the conductive metal runner and uppermost region of insulating material of the base layer, the conductive metal runner being void of surround where the second contact overlaps the conductive metal runner; and i) depositing and patterning a second metal layer atop the etched overlying layer of insulating material.
|
0. 27. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising the following steps:
providing a first layer of insulating material atop a semiconductor wafer; providing a second layer of insulating material atop the first layer of insulating material, the insulating material of the second layer being different from the insulating material of the first layer, the second layer of insulating material having an upper surface; etching a groove pathway into at least the second layer of insulating material for definition of a conductive metal runner, the groove pathway having a width; providing metal within the groove pathway, the metal provided within the groove pathway defining a first metal layer, the metal deposited by sputter deposition of aluminum; removing the first metal layer back to the upper surface of the second insulating layer to form a conductive metal runner within the groove pathway; providing a third layer of insulating material atop the second layer of insulating material and formed conductive metal runner, the insulating material of the third layer being different in composition from the insulating material of the second layer with the insulating material of the third layer being selectively etchable relative to the insulating material of the second layer and selectively etchable relative to the first metal layer; etching through the third layer of insulating material selectively relative to the second layer of insulating material to provide a contact having a width about the same as the width of the groove pathway to the conductive metal runner, the conductive metal runner being devoid of surround where the contact overlaps the conductive metal runner, the second layer of insulating material functioning as a contact etch stop during etching of the third layer; and depositing and patterning a second metal layer atop the etched third layer of insulating material, the second metal layer contacting the conductive metal runner, the second metal layer deposited by sputter deposition.
0. 41. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising:
providing a layer of insulating material on a semiconductor wafer, the layer of insulating material having an uppermost region; etching a groove pathway into the layer of insulating material for definition of a conductive metal runner, the groove pathway having a width; providing groove filling metal atop the wafer and within the groove pathway, the groove filling metal defining a first metal layer, the metal comprising aluminum deposited by sputter deposition; removing the first metal layer back to the uppermost region of the foundation insulating layer to form a conductive metal runner within the groove pathway; providing an overlying layer of insulating material atop the layer of insulating material and formed conductive metal runner, the insulating material of the overlying layer being different in composition from the insulating material of the uppermost region of the foundation layer with the insulating material of the overlying layer being selectively etchable relative to the insulating material of the uppermost region and selectively etchable relative to the first metal layer; etching through the overlying layer of insulating material selectively relative to the uppermost region of insulating material of the foundation layer to provide a contact having a width about the same as the width of the groove pathway of the conductive metal runner, the contact overlapping the conductive metal runner and second layer of insulating material, the uppermost region of the insulating material of the foundation layer functioning as a contact etch stop during etching of the overlying layer and thereby substantially preventing etching of insulating material of the foundation layer adjacent the conductive metal runner; and depositing and patterning a second metal layer atop the etched overlying layer of insulating material, the second metal layer lining within the contact and contacting the conductive metal runner, the second metal layer comprising a metal deposited by sputter deposition.
0. 35. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising:
providing a base layer of insulating material atop a semiconductor wafer, the base layer of insulating material having an uppermost region; etching a groove pathway into the base layer of insulating material for definition of a conductive metal runner, the groove pathway having a width; providing metal within the groove pathway, the metal provided within the groove pathway forming a first metal layer, the first metal layer having an overall thickness which is sufficient to fill the groove pathway, the metal deposited by sputter deposition of aluminum; planarizing the first metal layer back to the uppermost region of the base insulating layer to form a conductive metal runner within the groove pathway; providing an overlying layer of insulating material atop the base layer of insulating material and formed conductive metal runner, the insulating material of the overlying layer being different in composition from the insulating material of the uppermost region of the base layer with the insulating material of the overlying layer being selectively etchable relative to the insulating material of the uppermost region and selectively etchable relative to the first metal layer; etching through the overlying layer of insulating material selectively relative to the uppermost region of insulating material of the base layer to provide a contact to the conductive metal runner, the contact falling within the confines of the conductive metal runner and uppermost region of insulating material of the base layer, the uppermost region of the insulating material of the base layer functioning as a contact etch stop during etching of the overlying layer and thereby substantially preventing etching of insulating material of the base layer adjacent the conductive metal runner, the contact having a width about the same as the width of the groove pathway of the conductive metal runner; and sputter depositing an aluminum layer atop the etched layer of insulating material, the aluminum layer lining within the contact and contacting the conductive metal runner.
19. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising the following steps:
providing a base layer of insulating material atop a semiconductor wafer over an area to which electrical connection is to be made, the base layer of insulating material having an uppermost region; etching a groove pathway into the base layer of insulating material for definition of a conductive metal runner, the groove pathway having a width; providing a first contact through the base layer to the area to which electrical connection is to be made, the first contact having a width about the same as the width of the groove pathway and falling within the groove pathway; the groove pathway being etched and the first contact being provided in a combined manner which has the groove pathway and the first contact communicating with one another; providing metal within the first contact and within the groove pathway, the metal provided within the first contact and groove pathway in combination defining a first metal layer, the first metal layer having an overall thickness which is sufficient to fill the first contact and groove pathway; planarizing the first metal layer back to the uppermost region of the base insulating layer to form a conductive metal runner within the groove pathway; providing an overlying layer of insulating material atop the base layer of insulating material and formed conductive metal runner, the insulating material of the overlying layer being different in composition from the insulating material of the uppermost region of the base layer with the insulating material of the overlying layer being selectively etchable relative to the insulating material of the uppermost region and selectively etchable relative to the first metal layer; etching through the overlying layer of insulating material selectively relative to the uppermost region of insulating material of the base layer to provide a second contact to the conductive metal runner, the second contact overlapping the conductive metal runner and uppermost region of insulating material of the base layer, the conductive metal runner being void of surround where the second contact overlaps the conductive metal runner, the uppermost region of the insulating material of the base layer functioning as a contact etch stop during etching of the overlying layer and thereby substantially preventing etching of insulating material of the base layer adjacent the conductive metal runner; and sputter depositing a predominately aluminum layer atop the etched layer of insulating material, the predominately aluminum layer lining within the second contact and contacting the conductive metal runner therewithin.
9. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising the following steps:
providing a base layer of insulating material atop a semiconductor wafer over an area to which electrical connection is to be made, the base layer of insulating material having an uppermost region; etching a groove pathway into the base layer of insulating material for definition of a conductive metal runner, the groove pathway having a width; providing a first contact through the base layer to the area to which electrical connection is to be made, the first contact having a width about the same as the width of the groove pathway and falling within the width of the groove pathway; the groove pathway being etched and the first contact being provided in a combined manner which has the groove pathway and the first contact communicating with one another; providing metal within the first contact and within the groove pathway, the metal provided within the first contact and groove pathway in combination defining a first metal layer, the first metal layer having an overall thickness which is sufficient to fill the first contact and groove pathway; planarizing the first metal layer back to the uppermost region of the base insulating layer to form a conductive metal runner within the groove pathway; providing an overlying layer of insulating material atop the base layer of insulating material and formed conductive metal runner, the insulating material of the overlying layer being different in composition from the insulating material of the uppermost region of the base layer with the insulating material of the overlying layer being selectively etchable relative to the insulating material of the uppermost region and selectively etchable relative to the first metal layer; etching through the overlying layer of insulating material selectively relative to the uppermost region of insulating material of the base layer to provide a second contact to the conductive metal runner, the second contact overlapping the conductive metal runner and uppermost region of insulating material of the base layer, the conductive metal runner being void of surround where the second contact overlaps the conductive metal runner, the uppermost region of the insulating material of the base layer functioning as a contact etch stop during etching of the overlying layer and thereby substantially preventing etching of insulating material of the base layer adjacent the conductive metal runner; and depositing and patterning a second metal layer atop the etched overlying layer of insulating material, the second metal layer lining within the second contact and contacting the conductive metal runner therewithin.
14. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising the following steps:
providing a base layer of insulating material atop a semiconductor wafer over an area to which electrical connection is to be made, the base layer of insulating material having an uppermost region; etching a groove pathway into the base layer of insulating material for definition of a conductive metal runner, the groove pathway having a width; providing a first contact through the base layer to the area to which electrical connection is to be made, the first contact having a width about the same as the width of the groove pathway and falling within the groove pathway; the groove pathway being etched and the first contact being provided in a combined manner which has the groove pathway and the first contact communicating with one another; providing metal within the first contact and within the groove pathway, the metal provided within the first contact and groove pathway in combination defining a first metal layer, the first metal layer having an overall thickness which is sufficient to fill the first contact and groove pathway; planarizing the first metal layer back to the uppermost region of the base insulating layer to form a conductive metal runner within the groove pathway; selectively etching first metal of the conductive metal runner within the groove pathway relative to the base insulating layer uppermost region to recess the conductive metal runner within the base layer of insulating material; providing an overlying layer of insulating material atop the base layer of insulating material and formed conductive metal runner, the insulating material of the overlying layer being different in composition from the insulating material of the uppermost region of the base layer with the insulating material of the overlying layer being selectively etchable relative to the insulating material of the uppermost region and selectively etchable relative to the first metal layer; etching through the overlying layer of insulating material selectively relative to the uppermost region of insulating material of the base layer to provide a second contact to the conductive metal runner, the second contact overlapping the conductive metal runner and uppermost region of insulating material of the base layer, the conductive metal runner being void of surround where the second contact overlaps the conductive metal runner, the uppermost region of the insulating material of the base layer functioning as a contact etch stop during etching of the overlying layer and thereby substantially preventing etching of insulating material of the base layer adjacent the conductive metal runner; and depositing and patterning a second metal layer atop the etched overlying layer of insulating material, the second metal layer lining within the second contact and contacting the conductive metal runner therewithin.
24. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising the following steps:
providing a primary layer of insulating material atop a semiconductor wafer over an area to which electrical connection is to be made, the primary layer having an upper surface; providing a first contact through the primary layer of insulating material to the area to which electrical connection is to be made, the first contact having a width; depositing a plugging metal layer atop the wafer over the primary layer and to within the first contact to a thickness sufficient to fill the first contact; planarizing the plugging metal layer back to the upper surface of the primary insulating layer to form a conductive metal plug within the first contact; providing a foundation layer of insulating material atop the primary layer of insulating material and conductive metal plug, the foundation layer of insulating material having an uppermost region; etching a groove pathway into the foundation layer of insulating material for definition of a conductive metal runner, the groove pathway outwardly exposing the conductive metal plug, the groove pathway having a width about the same as the width of the conductive metal plug, the conductive metal plug falling within the groove pathway; providing groove filling metal atop the wafer and within the groove pathway to contact the conductive metal plug, the groove filling metal and the conductive metal plug in combination defining a first metal layer; planarizing the first metal layer back to the uppermost region of the foundation insulating layer to form a conductive metal runner within the groove pathway; providing an overlying layer of insulating material atop the foundation layer of insulating material and formed conductive metal runner, the insulating material of the overlying layer being different in composition from the insulating material of the uppermost region of the foundation layer with the insulating material of the overlying layer being selectively etchable relative to the insulating material of the uppermost region and selectively etchable relative to the first metal layer; etching through the overlying layer of insulating material selectively relative to the uppermost region of insulating material of the foundation layer to provide a second contact to the conductive metal runner, the second contact overlapping the conductive metal runner and second layer of insulating material, the conductive metal runner being void of surround where the second contact overlaps the conductive metal runner, the uppermost region of the insulating material of the foundation layer functioning as a contact etch stop during etching of the overlying layer and thereby substantially preventing etching of insulating material of the foundation layer adjacent the conductive metal runner; and depositing and patterning a second metal layer atop the etched overlying layer of insulating material, the second metal layer lining within the second contact and contacting the conductive metal runner therewithin.
1. A semiconductor metallization processing method for multi-level electrical interconnection, the method comprising the following steps:
providing a first layer of insulating material atop a semiconductor wafer having an upper surface over an area to which electrical connection is to be made, the first layer having a first surface in contact with at least a portion of the upper surface of the semiconductor wafer; providing a second layer of insulating material atop the first layer of insulating material, the insulating material of the second layer being different from the insulating material of the first layer, the second layer of insulating material having an upper surface; etching a groove pathway into the second layer of insulating material for definition of a conductive metal runner, the groove pathway having a width; providing a first contact through the second and first layers of insulating material to the area to which electrical connection is to be made, the first contact falling within the groove pathway, the first contact having a width about the same width as the width of the groove pathway and extending from at least a portion of the upper surface of the semiconductor wafer to about the upper surface of the second layer of insulating material; the groove pathway being etched and the first contact being provided in a combined manner which has the groove pathway and the first contact communicating with one another; providing metal within the first contact and within the groove pathway, the metal provided within the first contact and groove pathway in combination defining a first metal layer, the first metal layer having an overall thickness which is sufficient to fill the first contact and groove pathway; planarizing the first metal layer back to the upper surface of the second insulating layer to form a conductive metal runner within the groove pathway; providing a third layer of insulating material atop the second layer of insulating material and formed conductive metal runner, the insulating material of the third layer being different in composition from the insulating material of the second layer with the insulating material of the third layer being selectively etchable relative to the insulating material of the second layer and selectively etchable relative to the first metal layer; etching through the third layer of insulating material selectively relative to the second layer of insulating material to provide a second contact to the conductive metal runner, the second contact overlapping the conductive metal runner and second layer of insulating material, the conductive metal runner being void of surround where the second contact overlaps the conductive metal runner, the second layer of insulating material functioning as a contact etch stop during etching of the third layer and thereby substantially preventing etching of insulating material of the second layer adjacent the conductive metal runner; and depositing and patterning a second metal layer atop the etched third layer of insulating material, the second metal layer lining within the second contact and contacting the conductive metal runner therewithin.
2. The semiconductor metallization processing method of
3. The semiconductor metallization processing method of
4. The semiconductor metallization processing method of
5. The semiconductor metallization processing method of
6. The semiconductor metallization processing method of
7. The semiconductor metallization processing method of
8. The semiconductor metallization processing method of
10. The semiconductor metallization processing method of
11. The semiconductor metallization processing method of
12. The semiconductor metallization processing method of
13. The semiconductor metallization processing method of
15. The semiconductor metallization processing method of
16. The semiconductor metallization processing method of
17. The semiconductor metallization processing method of
18. The semiconductor metallization processing method of
20. The semiconductor metallization processing method of
21. The semiconductor metallization processing method of
22. The semiconductor metallization processing method of
23. The semiconductor metallization processing method of
25. The semiconductor metallization processing method of
26. The semiconductor metallization processing method of
0. 28. The semiconductor metallization processing method of
0. 29. The semiconductor metallization processing method of
0. 30. The semiconductor metallization processing method of
0. 31. The semiconductor metallization processing method of
0. 32. The semiconductor metallization processing method of
0. 33. The semiconductor metallization processing method of
0. 34. The semiconductor metallization processing method of
0. 36. The semiconductor metallization processing method of
0. 37. The semiconductor metallization processing method of
0. 38. The semiconductor metallization processing method of
0. 39. The semiconductor metallization processing method of
0. 40. The semiconductor metallization processing method of
0. 42. The semiconductor metallization processing method of
0. 43. The semiconductor metallization processing method of
|
This invention relates generally to semiconductor metallization processing methods for imparting multi-level electrical interconnection.
Multi-level metallization is a critical area of concern in advanced semiconductor fabrication where designers continue to strive for circuit density maximization. Metallization interconnect techniques typically require electrical connection between metal layers or runners occurring at different elevations within a semiconductor substrate. Such is typically conducted, in part, by etching a contact opening through insulating material to the lower elevation metal layer. Increased circuit density has resulted in narrower and deeper electrical contact openings between layers within the substrate. Adequate contact coverage within these deep and narrow contacts continues to challenge the designer.
Aluminum and aluminum alloys remain the principle metallization materials of choice due to their high conductivities. However, deep and narrow contact openings are very difficult to fill by conventional aluminum deposition techniques. Such techniques are principally limited to sputter deposition.
One way of overcoming this problem is to chemical vapor deposit (CVD) another more conformal metal, such as tungsten, which enables complete contact filling. CVD tungsten would typically completely fill a contact opening, where sputter deposition of aluminum would not. Techniques for CVD of aluminum have yet to be developed. Use of tungsten is not without drawbacks. For example, tungsten has three times the resistivity of aluminum, which can result in parts with lower speed or increased die size to provide for wider tungsten lines for obtaining desired current flow. In addition to resistivity problems, tungsten does not bond readily to other commonly used semiconductor metals, such as gold or aluminum.
One technique for making multi-level metal electrical interconnection in ULSI processing involves groove and fill techniques, such as is described in Kaanta, et al., "Dual damascene: A ULSI Wiring Technology", a paper submitted at the Jun. 11-12, 1991 VMIC Conference sponsored by the IEEE. Such reference describes a technique whereby a combination of contact openings is provided through an insulating layer to active areas, and a groove pathway is as well etched at the top of the insulating layer. Thereafter, a single layer of tungsten metal is deposited to completely fill the contact openings and pathway. A subsequent planarization is conducted to the upper level of the insulating layer to define isolated finished conductive lines or runners.
Improvements still need to be made to such techniques for further maximization of circuit density and to accommodate or allow use of sputtered aluminum for second or upper level metallization. One prior art drawback is described with reference to
Referring to
To prevent or allow for such misalignment, enlarged surround areas 34, 36 are provided when etching layer 16 to form groove pathways 18, 20. It will be appreciated that such enlarged areas necessitate positioning conductive lines 18 and 20 farther apart than were such surround areas 34 and 36 not provided. Accordingly, providing such surround areas works against maximizing circuit density.
It would be preferable if all or the metal 2 layer were predominately comprised of aluminum. Further, it would be desirable to develop improved interlevel metallization interconnection schemes involving groove and fill, or damascene, processes of a first or lower level metal followed by the utilization of a sputtered aluminum for the upper level metal, and which do not fundamentally require formation of space-consuming surround of a via by the lower level metal.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).
In accordance with one aspect of the invention, a semiconductor metallization processing method for multi-level electrical interconnection comprises the following steps:
providing a base layer of insulating material atop a semiconductor wafer over an area to which electrical connection is to be made, the base layer of insulating material having an uppermost region;
etching a groove pathway into the base layer of insulating material for definition of a conductive metal runner;
providing a first contact through the base layer to the area to which electrical connection is to be made;
the groove pathway being etched and the first contact being provided in a combined manner which has the groove pathway and the first contact communicating with one another;
providing metal within the first contact and within the groove pathway, the metal provided within the first contact and groove pathway in combination defining a first metal layer, the first metal layer having an overall thickness which is sufficient to fill the first contact and groove pathway;
planarizing the first metal layer back to the uppermost region of the base insulating layer to form a conductive metal runner within the groove pathway;
providing an overlying layer of insulating material atop the base layer of insulating material and formed conductive metal runner, the insulating material of the overlying layer being different in composition from the insulating material of the uppermost region of the base layer with the insulating material of the overlying layer being selectively etchable relative to the insulating material of the uppermost region and selectively etchable relative to the first metal layer;
etching through the overlying layer of insulating material selectively relative to the uppermost region of insulating material of the base layer to provide a second contact to the conductive metal runner, the second contact overlapping the conductive metal runner and uppermost region of insulating material of the base layer, the conductive metal runner being void of surround where the second contact overlaps the conductive metal runner, the uppermost region of the insulating material of the base layer functioning as a contact etch stop during etching of the overlying layer and thereby substantially preventing etching of insulating material of the base layer adjacent the conductive metal runner; and
depositing and patterning a second metal layer atop the etched overlying layer of insulating material, the second metal layer lining within the second contact and contacting the conductive metal runner therewithin.
More particularly and first with reference to
A second layer 56 of insulating material is provided atop first layer 54, with the insulating material of the second layer being different from the insulating material of the first layer. An example preferred material for the second layer would be an insulative nitride, such as Si3N4. The thickness of layer 56 is preferably from about 500 Angstroms to about 2000 Angstroms. Second layer 56 has an upper surface 58. Alternately considered, the composite insulating layers 54 and 56 can be considered as a base layer of insulating material 60 having an uppermost region defined by layer 56.
Groove pathways 62, 64 are etched into base layer 60 for definition of conductive metal runners, as will be apparent from the continuing discussion. Groove pathways 62, 64 are etched completely through uppermost region/second insulating layer 56 and partially into first insulating layer 54.
A first contact 66 (
A first metal layer 68 is deposited atop the wafer and to within groove pathways 62, 64 and the illustrated contact 66 to a thickness sufficient to fill first contact 66 and groove pathways 62, 64. In this manner for this embodiment, metal is thus provided within the first contact and within the groove pathway, with the metal provided within the first contact and groove pathway in combination defining a first metal layer, with the first metal layer having an overall thickness which is sufficient to fill the first contact and groove pathway. An example and preferred metal would be sputter deposited aluminum to provide a predominantly aluminum layer, although other metals such as tungsten could also be employed. Such layer is planarized back at least to uppermost region 56 to form electrically isolated conductive metal runners 70, 72. The preferred technique for such planarizing is a chemical-mechanical polishing technique. Less preferred would be a plasma etchback process.
A third or overlying layer 74 of insulating material is provided atop base layer 60 and formed conductive metal runners 70, 72. The insulating material of third or overlying insulating layer 74 is different in composition from the insulating material of the second layer/uppermost region 56, with the insulating material of the third or overlying layer being selectively etchable relative to the insulating material of uppermost region 56 and selectively etchable relative to the metal of runner 70. Where uppermost region/second layer 56 comprises Si3N4, layer 74 could be an oxide, such as the same material described for first insulating layer 54. Under such conditions, a dry plasma etch employing for example CHF3 and O2 would enable selective etching of layer 74 relative to uppermost region 56 and most all metals, including tungsten and aluminum. Other materials could of course be selected for uppermost region 56 and layer 74. For example, uppermost region 56 might comprise an oxide, while region 74 might comprise polyimide.
Overlying or third layer of insulating material 74 is patterned and selectively etched relative to layer/region 56 to provide a second contact 76 to conductive metal runner 70. Second contact 76 will at some locations overlap conductive metal runner 70 and uppermost region/second layer 56 due to inevitable mask misalignment. During such etch, uppermost region/second layer 56 functions as a contact etch stop and thereby substantially prevents etching of insulating material of layers 56 and 54 adjacent conductive metal runner 70. Such avoids formation of a recess, as described with respect to the prior art of
A second metal layer 78 is deposited atop etched third/overlying layer 74, and lines within second contact 76 and contacts conductive metal runner 70 therewithin. The preferred metal and deposition technique is sputtered aluminum or one of its alloys. Application of such layer might completely fill second contact 76 or only partially fill contact 76, as shown. Such layer would be patterned to define second, higher elevation, metal runners.
As will be apparent, the embodiments described with reference to
An alternative embodiment of the invention is described with respect to
Referring first to
A secondary layer 54b of insulating material is provided atop primary layer 54a and conductive metal plug 65. Subsequently, a tertiary layer of insulating material 54c is provided atop secondary layer 54b. Alternately considered, layers 54c and 54b in combination can be considered as a foundation layer 61 of insulating material, with layer 54c constituting an uppermost region thereof. Further alternately considered, layers 54b and 54c in combination can be considered as a base insulating layer, with layer 54c constituting an uppermost region thereof. Even further alternately considered, layers 54a, 54b and 54c in combination can be considered as a base layer 63 of insulating material, with layer 54c constituting an uppermost region thereof.
Referring to
Referring to
Referring to
The process would then proceed largely as described above. For example and referring to
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Patent | Priority | Assignee | Title |
6967152, | Oct 15 2003 | MicroConnex Corp. | Multilevel electronic circuit and method of making the same |
7645697, | Dec 29 2005 | Dongbu Electronics Co., Ltd.; DONGBU ELECTRONICS CO , LTD | Method for forming a dual interlayer dielectric layer of a semiconductor device |
Patent | Priority | Assignee | Title |
3904454, | |||
4617193, | Jun 16 1983 | COMPAQ INFORMATION TECHNOLOGIES GROUP, L P | Planar interconnect for integrated circuits |
4789648, | Oct 28 1985 | INTERNATIONAL BUSINESS MACHINES CORPORATION, A CORP OF NEW YORK | Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias |
4808552, | Sep 11 1985 | Texas Instruments Incorporated | Process for making vertically-oriented interconnections for VLSI devices |
5084414, | Mar 15 1985 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD | Metal interconnection system with a planar surface |
5091339, | Jul 23 1990 | SAMSUNG ELECTRONICS CO , LTD | Trenching techniques for forming vias and channels in multilayer electrical interconnects |
5110712, | Jun 12 1987 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD | Incorporation of dielectric layers in a semiconductor |
5112765, | Jul 31 1990 | International Business Machines Corporation | Method of forming stacked tungsten gate PFET devices and structures resulting therefrom |
5354711, | Jun 26 1990 | Commissariat a l'Energie Atomique | Process for etching and depositing integrated circuit interconnections and contacts |
5612254, | Jun 29 1992 | Intel Corporation | Methods of forming an interconnect on a semiconductor substrate |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 28 1994 | MICRON SEMICONDUCTOR, INC | MICRON TECHNOLOGY, INC , A DE CORP | MERGER SEE DOCUMENT FOR DETAILS | 008194 | /0332 | |
Sep 14 1995 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Dec 23 2009 | Micron Technology, Inc | Round Rock Research, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023786 | /0416 |
Date | Maintenance Fee Events |
Feb 17 2005 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 01 2005 | 4 years fee payment window open |
Apr 01 2006 | 6 months grace period start (w surcharge) |
Oct 01 2006 | patent expiry (for year 4) |
Oct 01 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 01 2009 | 8 years fee payment window open |
Apr 01 2010 | 6 months grace period start (w surcharge) |
Oct 01 2010 | patent expiry (for year 8) |
Oct 01 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 01 2013 | 12 years fee payment window open |
Apr 01 2014 | 6 months grace period start (w surcharge) |
Oct 01 2014 | patent expiry (for year 12) |
Oct 01 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |