An apparatus and method for switching between two power supplies, a primary power supply and a secondary power supply. The present invention generates a first reference voltage using the voltage of the primary power supply and the secondary power supply, wherein the primary power supply voltage is variable. The present invention also generates a second reference voltage based on the voltage of the primary power supply. The first and second reference voltages each have a different slope and the crossing point between these two reference voltages indicate that a switch between the primary power supply and the secondary power supply should occur.

Patent
   RE37876
Priority
Jun 05 1995
Filed
May 05 2000
Issued
Oct 15 2002
Expiry
Jun 05 2015
Assg.orig
Entity
Large
0
8
all paid
0. 31. A method for switching between a primary power supply that provides a first voltage and a secondary power supply that provides a second voltage, the method comprising:
generating a constant current;
generating from the first voltage and the constant current a first reference voltage having a first slope;
generating from the first voltage a second reference voltage having a second slope that is different than the first slope; and
switching between the primary and the secondary power supplies in response to a comparison of the first and second reference voltages.
19. A method for switching between a primary power supply and a secondary power supply, wherein the primary power supply voltage provides a first voltage and the secondary power supply voltage provides a second voltage, the method comprising:
generating a first reference voltage utilizing the first voltage and a switched voltage, the switched voltage being switched between the first voltage and the second voltage, wherein the first reference voltage has a first slope;
generating a second reference voltage utilizing the first voltage, wherein the second reference voltage has a second slope, wherein the second slope is selected to provide a crossing point with the first reference voltage; and
switching between the primary and secondary power supplies in response to an occurrence of the crossing point between the first reference voltage and the second reference voltage.
18. A power supply switching circuit for switching power supplies to a load, the method power supply switching circuit comprising:
a switching circuit connected to two power supplies, a primary power supply and a secondary power supply, wherein the switching circuit causes one of the two power supplies to be connected to the load;
a circuit including:
generating means for generating a first reference voltage utilizing the first voltage and a switched voltage, the switched voltage being switched between the first voltage and the second voltage, wherein the first voltage reference has a first slope; and
generating means for generating a second reference voltage utilizing the first voltage, wherein the second reference voltage has a second slope that is selected to provide a crossing point with the first reference voltage,
wherein the switching means for switching circuits switches between the two power supplies in response to an occurrence of a crossing point between the first reference voltage and the second reference voltage.
1. A power supply switching circuit for switching power supplies to a load, the power supply switching circuit comprising:
a switching circuit connected to two power supplies supplying two voltages, a primary power supply and a secondary power supply, the primary power supply providing a first voltage and the secondary power supply providing a second voltage, the first voltage being a variable voltage wherein the switching circuit is controlled by a control signal, the control signal causing one of the two power supplies to be connected to the load, wherein one of the two voltages is connected to the load;
a reference circuit including:
means for generating a first reference voltage utilizing the first voltage and a switched voltage, the switched voltage being switched between the first voltage and the second voltage, wherein the first voltage reference has a first slope; and
means for generating a second reference voltage utilizing the first voltage, wherein the second reference voltage has a second slope that is selected to provide a crossing point with the first reference voltage,
wherein the switching circuit switches between the two power supplies in response to an occurrence of a crossing point between the first reference voltage and the second reference voltage.
0. 20. A switching reference circuit for selecting a first power supply or a second power supply to power a load, the switching reference circuit comprising:
first, second, and third supply nodes;
a current source operable to generate a constant source current;
a first transistor having a first node coupled to the first supply node, a second node, and a control node coupled to the second supply node;
a first impedance element having a first node coupled to the second node of the first transistor and having a reference node for providing a first reference voltage;
a second transistor having a first node coupled to the reference node of the impedance element, a second node coupled to the third supply node, and a control node coupled to the current source, the second transistor operable to conduct a constant current that is proportional to the constant source current; and
a voltage divider having a first node coupled to the second supply node, a second node coupled to the third supply node, and a reference node for providing a second reference voltage such that the first and second reference voltages select the first power supply when the first reference voltage is greater than the second reference voltage and select the second power supply when the second reference voltage is greater than the first reference voltage.
7. A power supply switching circuit for switching power supplies to a load, the power supply switching circuit comprising:
a switching circuit connected to two power supplies supplying two voltages, a primary power supply and a secondary power supply, wherein the primary power supply generates a first voltage and the secondary power supply generates a second voltage, wherein the switching circuit is controlled by control signal, the control signal causing one of the two power supplies to be connected to the load, wherein one of the two voltages is connected to the load;
a comparator circuit having a first input connected to a first input reference voltage, a second input connected to a second reference voltage, and an output, connected to the switching circuit, wherein the control signal is generated at the output;
a reference voltage circuit including:
a first circuit comprising a first transistor having a base, a collector, and an emitter, the collector being having a connection that is switched between the first voltage and the second voltage in response to the switching circuit connecting one of the two power supplies to the load, a second transistor having a gate, a source, and a drain, and a resistor, having a first end and a second end wherein the drain of the second transistor is connected to the first end of the resistor and the second end of the resistor is connected to the emitter of the first transistor, wherein the first reference voltage is equal to voltage drop across the second transistor present with respect to the lower power supply voltage, wherein the drain of the second transistor is connected to the first input of the comparator circuit; and
a second circuit comprising a first resistor and a second resistor connected in series, wherein the first resistor has a first end connected to the first voltage and a second end connected to a first end of the second resistor, wherein the second reference voltage is equal to a voltage drop across the second resistor and wherein the first end of the second transistor resistor is connected to the second input of the comparator circuit.
2. The power supply switching circuit of claim 1, wherein both the first reference voltage and the second reference voltage are lower than the secondary power supply voltage.
3. The power supply switching circuit of claim 2, wherein the secondary power supply is a battery power supply.
4. The power supply switching circuit of claim 1, wherein both the first and second reference voltages are less than the first voltage.
5. The power supply switching circuit of claim 1, wherein the slope of the second reference voltage is selected as follows: R 2 R 1 + R 2
wherein R1 and R2 are resistor values.
6. The power supply switching circuit of claim 2, wherein the secondary power supply voltage is greater than the primary power supply voltage.
8. The power supply switching circuit of claim 7, further comprising a current source including:
a first transistor and a second transistor, each transistor having a source, a drain, and a gate, the sources of the first transistor and the second transistor being connected to the first voltage, the gate of the first transistor and the second transistor being connected to the drain of the second transistor;
a third transistor and a fourth transistor, each transistor having a source, a drain, and a gate, the drain of the third transistor being connected to the drain of the first transistor, the drain of the fourth transistor being connected to the drain of the second transistor, and the gates of the third transistor and the fourth transistor being connected to the drain of the third transistor; and
a fifth transistor and a sixth transistor, each transistor having a source, a drain, and a gate, the drain of the fifth transistor being connected to the source of the third transistor, the drain of the sixth transistor being connected to the source of the fourth transistor, the sources of the fifth transistor and the sixth transistor being connected to a lower power supply voltage, and the gates of the fifth transistor and the sixth transistor being connected to the drain of the fifth transistor,
wherein the gate of the fifth transistor in the current source is connected to a gate of the second transistor in the reference circuit and wherein the source of the sixth transistor is connected to the lower power supply by a resistor having a first end connected to the source of the sixth transistor and a second end connected to the lower power supply voltage.
9. The power supply switching circuit of claim 7, wherein in the second circuit, the second end of the second resistor is connected to the lower power supply voltage by a transistor having a drain connected to the second end of the resistor and a source connected to the lower power supply voltage, wherein the transistor has a gate controlled by the first reference voltage.
10. The power supply switching circuit of claim 7, wherein the first transistor is a PNP transistor.
11. The power supply switching circuit of claim 7, wherein the first transistor is an NPN transistor.
12. The power supply switching circuit of claim 10, wherein the second transistor is an N-channel MOSFET.
13. The power supply switching circuit of claim 9, further comprising a current source including a first transistor, a second transistor, a third transistor, and a fourth transistor, wherein the first reference voltage is generated as followings follows: V rref = V CC1 - V BE - K ⁢ ⁢ ( kT q ) ⁢ ⁢ ( Rb Rs ) ⁢ ⁢ ln ⁢ ⁢ S 4 ⁢ S 1 S 2 ⁢ S 3
wherein Vref is the first reference voltage measured with respect to the lower power supply voltage, Vcc1 is the first voltage, VBE is a base emitter voltage of the first transistor in the first circuit, S1 is the device size of the first transistor in the current source, S2 is the device size of the second transistor in the current source, S3 is the device size of the third transistor in the current source, S4 is a device size of the fourth transistor in the current source, kT/q is the thermal voltage, Rb is the resistor in the first circuit, and Rs is the resistor in the current source.
14. The power supply switching circuit of claim 7, further comprising:
a current source including:
a first transistor and a second transistor, each transistor having a source, a drain, and a gate, the sources of the first transistor and the second transistor being connected to the first voltage and the gate of the first transistor and the second transistor being connected to the drain of the second transistor; and
a third transistor and a fourth transistor, each transistor having a source, a drain, and a gate, the drain of the third transistor being connected to the drain of the first transistor, the drain of the fourth transistor being connected to the drain of the second transistor, the sources of the third transistor and the fourth transistor being connected to the lower power supply, and the gates of the third transistor and the fourth transistor being connected to the drain of the third transistor;
wherein the gate of the third transistor in the current source is connected to a gate of the second transistor in the reference circuit.
15. The power supply switching circuit of claim 14, wherein in the second circuit, the second end of the second resistor is connected to the lower power supply voltage by a transistor having a drain connected to the second end of the resistor and a source connected to the lower power supply voltage, the transistor having a gate controlled by the reference voltage.
16. The power supply switching circuit of claim 15, wherein the first reference voltage is determined as follows: V ref = V CC1 - V BE - K ⁢ ⁢ ( kT q ) ⁢ ⁢ ( Rb Rs ) ⁢ ⁢ ln ⁢ ⁢ S 4 ⁢ S 1 S 2 ⁢ S 3
wherein Vref is the first reference voltage, Vcc1 is the first voltage, VBE is a base emitter voltage of the first transistor in the first circuit, S1 is the device size of the first transistor in the current source, S2 is the device size of the second transistor in the current source, S3 is the device size of the third transistor in the current source, S4 is a device size of the fourth transistor in the current source, kT/q is the thermal voltage, Rb is the resistor in the first circuit, and Rs is the resistor in the current source.
17. The power supply switching circuit of claim 16, wherein the second reference voltage is determined as follows: V a = R 2 R 1 + R 2 ⁢ V cc1
wherein Va is the second reference voltage, R1 is a resistor value of the first resistor in the second circuit, R2 is a resistor value of the second resistor in the second circuit, and Vcc is the first voltage.
0. 21. The switching reference circuit of claim 20 wherein the first supply node is operable to be directly coupled to the second supply node.
0. 22. The switching reference circuit of claim 20 wherein the first transistor comprises a bipolar transistor, the first node of the bipolar transistor comprises a collector, the second node comprises an emitter, and the control node comprises a base terminal.
0. 23. The switching reference circuit of claim 20 wherein the first transistor comprises an NPN bipolar transistor, the first node of the NPN bipolar transistor comprises a collector, the second node comprises an emitter, and the control node comprises a base.
0. 24. The switching reference circuit of claim 20 wherein:
the first supply node is the same as the second supply node; and
the first transistor comprises a PNP bipolar transistor, the first node of the PNP bipolar transistor comprises a collector, the second node comprises an emitter, and the control node comprises a base terminal.
0. 25. The switching reference circuit of claim 20 wherein the impedance element comprises a resistor.
0. 26. The switching reference circuit of claim 20 wherein the first node of the second transistor comprises a drain, the second node comprises a source, and the control terminal comprises a gate.
0. 27. The switching reference circuit of claim 20 wherein the voltage divider comprises:
a second impedance element having a first node coupled to the second supply node and a second node coupled to the reference node of the voltage divider; and
a third impedance element having a first node coupled to the reference node of the voltage divider and a second node coupled to the third supply node.
0. 28. The switching reference circuit of claim 20 wherein the voltage divider comprises:
a second impedance element having a first node coupled to the second supply node and a second node coupled to the reference node of the voltage divider;
a third impedance element having a first node coupled to the reference node of the voltage divider and having a second node; and
a transistor having a first node coupled to the second node of the third impedance element, a second node coupled to the third supply node, and a control node coupled to the first reference voltage.
0. 29. The switching reference circuit of claim 20, further comprising a start-up circuit coupled to the current source.
0. 30. The switching reference circuit of claim 20 wherein:
the first supply node is operable to be coupled to the first power supply; and
the second supply node is operable to be coupled to the first power supply when the first reference voltage is greater than the second reference voltage and to the second power supply when the second reference voltage is greater than the first reference voltage.
0. 32. The method of claim 31 wherein generating the first reference voltage comprises generating the first reference voltage from a voltage that is switched between the first and the second voltages.
0. 33. The method of claim 31 wherein:
first reference voltage has the first slope with respect to a third voltage; and
the second reference voltage has the second slope with respect to the third voltage.
0. 34. The method of claim 31 wherein:
the first reference voltage has the first slope with respect to the first voltage; and
the second reference voltage has the second slope with respect to the first voltage.
0. 35. The method of claim 31 wherein the absolute value of the first slope is greater than the absolute value of the second slope.
0. 36. The method of claim 31 wherein the absolute value of the second slope is greater than the absolute value of the first slope.

1. Technical Field

The present invention relates to integrated circuits and in particular to MOS integrated circuits. Still more particularly, the present invention relates to switch circuitry for switching between power supplies.

2. Description of the Related Art

In some situations, it is desirable to provide retention of data in integrated circuits such as memory devices. A number of circuits are commercially available for retaining data in SRAMS when power is removed. An example of one such device may be found in U.S. Pat. No. 5,099,453, entitled Configuration Memory For Programmable Logic Device, U.S. Pat. No. 4,713,555, entitled Battery Charging Protection Circuit; U.S. Pat. No. 4,122,359, entitled Memory Protection Arrangement, and U.S. Pat. No. 4,451,742, entitled Power Supply Control For Integrated Circuit. These devices are often known as "zero power circuits". Typically, in a zero power circuit, the contents of the circuit are protected in the event that the power supply voltage to that circuit drops below some predetermined or selected threshold voltage i.e., the voltage of a secondary power supply. This protection may be accomplished by switching the circuit from a primary power apply to a secondary power supply, typically an internal battery, when the voltage of the primary power supply drops below that of the secondary power supply.

Power control circuits exist which provide automatic sensing of a primary power source voltage. These power control circuits provide for automatic switching to a secondary power source when the primary power source voltage drops below a predetermined threshold voltage.

Typically, a comparator is employed to compare the voltage of the external power source with the voltage of a predetermined threshold, which is typically the voltage of the battery power supply. When the external power supply voltage drops below the voltage of the battery power supply voltage, the circuit typically switches the integrated circuit to the battery power supply from the external power supply. Such a system works well for integrated circuit systems that employ 5.0 volt power supplies. Problems, however, occur for integrated circuit systems running on power supply voltages at 3.0 volts. In particular, these powers supply voltages may range about from 2.7 to about 4.0 volts. As a result, at various times the external power supply voltage may drop below that of the battery supply power voltage. Therefore, it would be advantageous to have a method and apparatus for switching power supplies that does not rely on the voltage of the battery power supply as a reference voltage to switch power supplies.

The present invention provides an apparatus and method for switching between two power supplies, a primary power supply and a secondary power supply. The present invention generates a first reference voltage using the voltage of the primary power supply and the secondary power supply, wherein the primary power supply voltage is variable. The present invention also generates a second reference voltage based on the voltage of the primary power supply. The first and second reference voltages each have a different slope and the crossing point between these two reference voltages indicate that a switch between the primary power supply and the secondary power supply should occur.

Typically, the primary power supply is an external power supply to a integrated circuit, and the secondary power supply is a battery power supply that is used when the primary power supply voltage drops below some pre-selected level. The primary power supply voltage is reconnected to the integrated circuit when it exceeds the preselected level. These preselected levels are selected by adjusting the crossing point between the first and second reference voltages according to the present invention.

The above as well as additional objectives, features, and advantages of the present invention will become apparent in the following detailed written description.

The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, further objectives and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:

FIG. 1 is a diagram of a integrated circuit system that is powered both a primary and a secondary power supply;

FIG. 2 depicts a circuit for generating control signals known in the art;

FIG. 3 is a circuit for generating control signals;

FIG. 4 depicts a schematic diagram of a circuit for generating signals for detecting a switching point according to the present invention;

FIG. 5 is a schematic diagram of a reference circuit implemented in a N-well CMOS process; and

FIGS. 6 and 7 depict graphs of voltages Vcc1, Vbat, Vref, and Va according to the present invention.

With reference now to the figures, and in particular with reference to FIG. 1 is a diagram of a integrated circuit system that is powered both a primary and a secondary power supply. Load 10 is connected to either power supply voltage Vbat or Vcc1. Power supply voltage Vbat is a fixed power supply voltage while power supply voltage Vcc1 is a varied power supply voltage. The power supply voltage connected to load 10 is controlled by transistors M1 and M2. Load 10 is connected to lower power supply voltage Vss, which is a power supply voltage having a voltage less than either power supply voltage Vbat or Vcc1. The gates of transistors M1 and M2 are controlled by control signals CTL and {overscore (CTL)}.

Presently, these control signals are generated by the circuit system shown in FIG. 2. Power supply voltage Vbat is employed as a switching reference point in the prior art. When power supply voltage Vcc1 is less than power supply voltage Vbat, the internal power supply voltage Vccsw is equal to power supply voltage Vbat. When power supply voltage Vcc1 is greater than power supply voltage Vbat, the internal power supply voltage Vccsw is equal to power supply voltage Vcc1. Comparator 12 generates a control signal CTL in response to a comparison of voltages Vbat and Vcc1 at its input. Control signal {overscore (CTL)} is generated by inverter 14. Control signals CTL and {overscore (CTL)} are complimentarily control signals that are generated at the output of the comparator. For a 3.0 volt integrated circuit system, the battery voltage cannot be used as a switching reference. As a result, different voltages are employed to set up the switching point.

According to the present invention, the control signals CTL and {overscore (CTL)} for switching power supplies in the circuit system of FIG. 1 are generated by the circuit of FIG. 3 by comparator 16 with inputs for voltage Va and Vref according to the present invention. The control signal {overscore (CTL)} is generated by inverter 18.

FIG. 4 depicts a schematic diagram of a switching reference circuit for generating signals for detecting a switching point. According to the present invention, a switching reference circuit 20 is depicted. Switching reference circuit 20 generates signals to used detect a switching point to switch between power supplies by circuiting circuitry such as the circuit depicted in FIG. 3 according to the present invention. Switching reference circuit 20 includes a start-up circuit 22, a current source circuit 24, and a reference circuit 26.

Start-up circuit 22 includes transistors T7-T10. Transistors T7, T8, and T10 are N-channel metal-oxide-semiconductor field effect transistors (MOSFETs) according to the present invention. Transistor T9 is a P-channel MOSFET. The source of transistor T9 is connected to power supply Vcc1 while the source of transistor T10 is connected to power supply voltage Vss. Power supply voltage Vcc1 is higher than power supply voltage Vss. Power supply voltage Vss is typically a ground power supply voltage. Start-up circuit 22 is employed to start current flow within current source circuit 24.

Current source circuit 24 includes transistors T1-T6. Transistors T1-T6 are MOSFETs according to the preset invention. Current source circuit 24 also includes a capacitor C1 and a resistor RS. The current in current source circuit 24 is determined by resistor RS. Transistors T1 and T2 are P-channel MOSFETs according to the present invention while transistors T3-T6 are N-channel MOSFETs according to the present invention. Transistors T1 and T2 have sources connected to power supply voltage Vcc1. Capacitor C1 also is connected to power supply voltage Vcc1. The gates of transistors T1 and T2 are controlled by the current passing through transistor T8 in start-up circuit 22. Transistors T5 and T6 are used to provide a more precise current.

Reference circuit 26 contains transistors T11-T15. Transistors T11, T13, and T14 are N-channel MOSFETs with transistor T12 being a P-channel MOSFET. Transistor T15 is a NPN bipolar transistor according to the present invention. The circuit of the present invention in the depicted example is implemented using a p-well CMOS process. In a N-well CMOS process, a PNP bipolar transistor would be employed as depicted in FIG. 5. Start-up circuit 22 is connected a power supply voltage Vcc1 and a ground power supply voltage Vss. Reference circuit 26 is connected to power supply voltage Vccsw which may be either power supply voltage Vcc1 or Vccbat, which is the battery back up power supply voltage. This connection to power supply voltage Vccsw is made through the collector of transistor T15. Reference circuit 26 also is connected to power supply voltage Vcc1 and a lower power supply voltage Vss. Transistor T12 is connected to power supply Vcc1 while transistors T11, T13, and T14 are connected to power supply voltage Vss. A connection to power supply voltage Vss is also made through a capacitor C2. The gate of transistor T12 is controlled by the voltage Vref at node V1, which is the voltage drop across transistor T11 . The circuit 20 is designed such that when measured with respect to Vcc1, Vref is constant whenever Vcc1 is high enough to activate the circuit 20. That is, Vref is a stable reference voltage that remains a constant voltage drop below Vcc1 whenever Vcc1 is high enough to activate the circuit 20. Therefore, referring e.g. to FIG. 7, it follows that when measured with respect to Vss, Vref tracks changes in, i.e., follows, Vcc1, and thus has the same slope as Vcc1 whenever Vcc1 is high enough to activate the circuit 20. Power supply voltage Vcc1 is the external power supply voltage. Reference circuit 26 also includes resistors RB, R1 and R2. Reference circuit 26 generates a the voltage Vref from on the node V1, which is the voltage from node V1 to the lower power supply voltage or ground . Reference circuit 26 also generates a voltage Va at node V2, which is the voltage drop across capacitor C2 to power supply voltage Vss. Voltages Vref and Va are the signals employed to determine when to switch between two power supplies according to the present invention. The function of switching control circuit is described in more detail below.

When power supply voltage Vcc1 rises, current flows through transistor T9 towards node N1, which results in the voltage at node N1 to increase. The increase of voltage Vcc1 causes the current traveling through transistors T7 and T9 to increase. The current flowing through transistor T7 is equal to the current through transistor T9. Transistor T8 is mirrored to transistor T7, which results in the current through transistor T8 also increasing. The voltage at node N2 drops as the current through transistors T7-T9 increases. The drop in voltage at node N2 results in transistors T1 and T2 being turned on allowing current to flow through these two transistors. In response, the voltage at node N3 goes up turning on transistor T10 in start-up circuit 22. In response, transistor TIO T10 pulls the voltage at node N1 down disabling start up circuit 22. At this time, all of the transistors T1-T6 are working in a weak inversion region. The current through these transistors is low. Capacitor C1 is added to hold the voltage low at node N2 for a short period of time to allow current source circuit 24 sufficient time to generate current. Current source circuit 24 is employed to generate the current for creating voltages Vref and Va based on power supply voltage Vcc1.

Capacitor C2 is employed to respond to frequency changes. Thus, if noise occurs from the power supply, Vref and Va should follow each other.

Voltage Vref at node V1, when measured with respect to Vcc1, is temperature independent and is about Vcc1 - 0.5 V initially and then settles to a stable value after the current source is stabilized. This When measured with respect to Vss, the value for Vref is calculated as follows: V rref = V CC1 - V BE - K ⁢ ⁢ ( kT q ) ⁢ ⁢ ( Rb Rs ) ⁢ ⁢ ln ⁢ ⁢ S 4 ⁢ S 1 S 2 ⁢ S 3

where VBE is the base emitter voltage of transistor T15; K is the ratio of the current mirror T3 and T11, Si is the device size (W/L)i for i=1, 2, 3, and 4 S1 is the device size of the first transistor (T1) in current source 24, S2 is the device size of the second transistor (T2) in current source 24, S3 is the device size of the third transistor (T3) in current source 24, S4 is a device size of the fourth transistor (T4) in current source 24, kT/q is the thermal voltage. The voltage Vref controls transistor T12 with node N5 being pulled to ground. The voltage Va is switched from Vcc1 to R2/(R1+R2) Vcc1.

With reference to FIGS. 6 and 7, graphs of voltages Vcc1, Vbat, Vref, and Va are depicted according to the present invention. In these two graphs, the X-axis is time in milliseconds and the Y-axis is voltage. Crossing point 30 is the point at which the load or circuitry is switched from the battery power supply to the primary power supply. Crossing point 32 is the point at which the load or circuit is switched from the primary power supply to the battery power supply. Voltage Vref, which is measured with respect to Vss in FIGS. 6 and 7, is based on voltages Vcc1 and Vccsw as can be seen with reference back to FIG. 4 and equation 1. As can be seen, when voltage Vref is greater than Va, the power supply is switched from Vbat to Vcc1. The resistor ratio R2/(R1+R2) determines the crossing point, the point at which Va and Vref cross each other, for switching between power supplies. The voltage Vref always follows Vcc1. In other words, Vref has the same slope as Vcc1. Voltage Va has a different slope from Vref. The slope of voltage Va is determined by resistors R1 and R2 in FIG. 4. After crossing point 30, voltage Vref is based only on voltage Vcc1 without any influence from voltage Vbat because at that point, the power supply voltage Vccsw has been switched from the battery power supply generating voltage Vbat to power supply voltage generating voltage Vcc1. The power supply voltage Vccsw is switched back to Vbat after time T3.

In the depicted example the battery voltage Vbat is 3.5 volts and the crossing points 30 and 32, the voltage at which Va and Vref (measured with respect to Vss) cross has been set to 2.3 volts. The crossing point may be altered by changing values for resistors R1 and R2 in FIG. 4. Also, the battery current Ibat is used by the switching reference circuit only between times T1 and T2 and T3 and T4. At other points in the graph in FIG. 6, the current Ibat in the switching reference circuit is equal to 0.

FIG. 5 is a partial schematic diagram of another embodiment of the switching reference circuit 20 of FIG. 4. Specifically, the circuit 20 of FIG. 5 is designed for use in integrated circuits that are formed in a P-type substrate according to an N-well CMOS process--the circuit 20 of FIG. 4 is designed for use in integrated circuits that are formed in an N-type substrate according to a P-well CMOS process. Therefore, when measured with respect to Vss, Vref in FIG. 5 is a constant, stable reference voltage. That is, Vref remains at a fixed voltage above Vss once Vcc1 is high enough to activate the circuit 20. Conversely, Vref in FIG. 5 is not a constant reference voltage with respect to Vcc1. Furthermore, for clarity, only the current source 24 and the Vref portion of the reference circuit 26 are shown. However, one can use the start-up circuit 22 and the Va portion of the reference circuit 26 of FIG. 4 in the circuit 20 of FIG. 5, or can use other start-up and Va circuitry as desired.

One advantage of the present invention is that the switching circuit may be employed for any type of Vcc part with requiring only a small battery current during a short switching period. The present invention also provides an advantage of allowing different reference points to be set for switching between power supplies. The present invention may be implemented for integrated circuit parts using various power supply voltages, such as 5.0 and 3.3 volts. The present invention provides low battery currents during switching periods, which is defined as the time between the starting of the circuitry and the crossing point to switching power supplies. As a result, under the present invention, battery life is not affected by the switching reference circuit.

The present invention is depicted using MOS technology. Other types of technology in transistors may be used according to the present invention.

While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.

Yin, Rong

Patent Priority Assignee Title
Patent Priority Assignee Title
4122359, Apr 27 1977 Honeywell Inc. Memory protection arrangement
4451742, May 27 1981 SGS-Thomson Microelectronics, Inc Power supply control for integrated circuit
4713555, Apr 08 1987 Dallas Semiconductor Corporation Battery charging protection circuit
5099453, Sep 29 1989 SGS-Thomson Microelectronics, Inc.; SGS-THOMSON MICROELECTRONICS, INC , A CORP OF DE Configuration memory for programmable logic device
5270946, Mar 30 1988 Kabushiki Kaisha Toshiba Method and apparatus for controlling selection of batteries
5278798, Apr 18 1990 Kabushiki Kaisha Toshiba Semiconductor memory device
5426616, May 21 1990 Elpida Memory, Inc Semiconductor IC device having a voltage conversion circuit which generates an internal supply voltage having value compensated for external supply voltage variations
5541880, Mar 28 1994 Micron Technology, Inc Reference signal generating method and circuit for differential evaluation of the content of nonvolatile memory cells
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
May 19 1998SGS-Thomson Microelectronics, IncSTMicroelectronics, IncCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0133840251 pdf
May 05 2000STMicroelectronics, Inc.(assignment on the face of the patent)
May 23 2012STMICROELECTRONICS, INC FORMERLY KNOWN AS SGS-THOMSON MICROELECTRONICS, INC Micron Technology, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0307400481 pdf
Date Maintenance Fee Events
Sep 29 2005M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Nov 05 2009M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Oct 15 20054 years fee payment window open
Apr 15 20066 months grace period start (w surcharge)
Oct 15 2006patent expiry (for year 4)
Oct 15 20082 years to revive unintentionally abandoned end. (for year 4)
Oct 15 20098 years fee payment window open
Apr 15 20106 months grace period start (w surcharge)
Oct 15 2010patent expiry (for year 8)
Oct 15 20122 years to revive unintentionally abandoned end. (for year 8)
Oct 15 201312 years fee payment window open
Apr 15 20146 months grace period start (w surcharge)
Oct 15 2014patent expiry (for year 12)
Oct 15 20162 years to revive unintentionally abandoned end. (for year 12)