With a semiconductor device manufacturing method, a lower-layer interconnection is formed on a circuit board on which a plurality of semiconductor chips are mounted. Using a screen plate with openings corresponding to desired positions on the lower-layer interconnection, screen printing of a metal paste is effected, and the printed metal paste is dried and calcined by heat treatment to form a metal pillar on the lower-layer interconnection. An insulating film covering the lower-layer interconnection and the metal pillar is formed so that the tip of the metal pillar may be exposed. An upper-layer interconnection is formed on the insulating film so that this layer may contact with the exposed tip of the metal pillar.
|
0. 9. A multilayer interconnection substrate comprising:
a circuit board including a first interconnection layer; a conductive pillar having a rounded apex on the first interconnection layer; an insulating film on the circuit board; and a second interconnection layer on the insulating film, wherein the conductive pillar extends upward through the insulating film to the second interconnection layer, thereby forming an electrical connection with the second interconnection layer.
0. 21. An interconnection substrate comprising:
a lower wiring layer; an interlayer insulating film having an upper surface and a lower surface, the lower surface contacting the lower wiring layer; and a conductive pillar having a bottom face and a top portion, the bottom face contacting the lower wiring layer, and wherein the conductive pillar penetrates the upper surface of the interlayer insulating film such that only the top portion, formed as having a rounded apex, projects through the upper surface.
0. 26. A method for forming an interconnection substrate comprising the steps of:
forming a lower wiring layer; forming a conductive pillar on the lower wiring layer by screen printing using metal paste, the conductive pillar having a top portion formed as having a rounded apex; forming an interlayer insulating film having a lower surface and an upper surface, wherein the lower surface of the interlayer insulating film contacts the lower wiring layer; and forming an upper wiring layer which contacts both the top portion of the conductive pillar and the upper surface of the interlayer insulating film, and wherein the upper wiring layer is substantially flat.
0. 29. A semiconductor device manufacturing method comprising the steps of:
forming a lower-layer interconnection on a circuit board on which a plurality of semiconductor chips are mounted; forming a metal pillar on said circuit board, by screen printing using metal paste, said metal pillar having a rounded apex so that the pillar may contact with at least said lower-layer interconnection; forming an insulating film covering said lower-layer interconnection and said metal pillar so that the rounded apex of said metal pillar may be exposed; and forming an upper-layer interconnection on said insulating film so that this layer may contact with the exposed rounded apex of said metal pillar.
0. 14. A multilayer interconnection substrate comprising:
a circuit board including a first interconnection layer; a conductive pillar, having a rounded apex, formed on the first interconnection layer, the conductive pillar being manufactured by a method comprising the steps of screen printing a metal paste using a screen plate with openings corresponding to desired positions on the first interconnection layer and drying and calcining the printed metal paste; an insulating film on the circuit board; and a second interconnection layer on the insulating film, wherein the conductive pillar extends upward through the insulating film to the second interconnection layer, thereby forming an electrical connection with the second interconnection layer.
1. A semiconductor device manufacturing method comprising the steps of:
forming a lower-layer interconnection on a circuit board on which a plurality of semiconductor chips are mounted; forming a metal pillar having a rounded apex on said circuit board so that the pillar may contact with at least said lower-layer interconnection, the metal pillar forming step including the step of effecting screen printing of a metal paste using a screen plate with openings corresponding to desired positions on the lower-layer interconnection and the step of drying and calcining said printed metal paste by heat treatment to form the metal pillar; forming an insulating film covering said lower-layer interconnection and said metal pillar so that the tip rounded apex of said metal pillar may be exposed; and forming an upper-layer interconnection on said insulating film so that this layer may contact with the exposed tip rounded apex of said metal pillar.
0. 32. A semiconductor device manufacturing method, comprising the steps of:
forming a lower-layer interconnection on a circuit board formed of one of a semiconductor substrate and an insulating substrate, a plurality of semiconductor chips being mounted on said semiconductor substrate or said insulating substrate; forming a metal pillar on a predetermined area on said circuit board including said lower-layer interconnection, the metal pillar forming step including the step of effecting screen printing of a metal paste using a screen plate with openings corresponding to desired positions on the lower-layer interconnection and the step of drying and calcining said printed metal paste by heat treatment to form the metal pillar; forming an insulating film covering said lower-layer interconnection and said metal pillar so that the tip of said metal pillar is exposed; and forming an upper-layer interconnection on said insulating film so that the upper-layer interconnection is in contact with the exposed tip of said metal pillar, wherein said screen plate is supported by a fixed frame and a movable frame which is pivoted on the fixed frame so that one end of said movable frame on the side of a free end of said screen plate is lifted upward as the movement of a squeegee used for transferring said metal paste onto lower-layer interconnection, and so that an angle between the printing surface of the circuit board and the movable frame is increased gradually, thereby bringing a gap between said printing surface of the circuit board and the screen plate to zero at the printing.
2. A semiconductor device manufacturing method according to
3. A semiconductor device manufacturing method according to
4. A semiconductor device manufacturing method according to
5. A semiconductor device manufacturing method according to
6. A semiconductor device manufacturing method according to
7. A semiconductor device manufacturing method according to
0. 8. A semiconductor device manufactured according to a method comprising the steps of
0. 10. The multilayer interconnection substrate as claimed in
0. 11. The multilayer interconnection substrate as claimed in
0. 12. The multilayer interconnection substrate as claimed in
0. 13. The multilayer interconnection substrate as claimed in
0. 15. The multilayer interconnection substrate as claimed in
0. 16. The multilayer interconnection substrate as claimed in
0. 17. The multilayer interconnecting substrate as claimed in
0. 18. The multilayer interconnecting substrate as claimed in
0. 19. The multilayer interconnecting substrate as claimed in
0. 20. The multilayer interconnecting substrate according to
0. 22. The interconnection substrate as claimed in
0. 23. The interconnection substrate as claimed in
an upper wiring layer having a lower surface, and contacting the upper surface of the interlayer insulating film; wherein the top portion of the conductive pillar contacts at least the lower surface of the upper wiring layer, and wherein the upper wiring layer is substantially flat.
0. 24. The multilayer interconnection substrate as claimed in
0. 25. The multilayer interconnection substrate as claimed in
0. 27. The method as claimed in
0. 28. The method as claimed in
0. 30. A semiconductor device manufacturing method according to
0. 31. A semiconductor device manufacturing method according to
0. 33. A semiconductor device manufacturing method according to
|
1. Field of the Invention
This invention relates to a semiconductor device manufacturing method for connecting interconnects to each other in multilayer interconnection substrates, and more particularly to a semiconductor device manufacturing method effective for multichip modules (MCMs).
2. Description of the Related Art
To make semiconductor devices denser and smaller, multichip packages, where more than one semiconductor chip on which integrated circuit elements and discrete semiconductor elements are formed is squeezed in a single package, have recently been in use. With conventional packaging forms, where many DIPs (dual-in-line packages) or plug-in packages are mounted in a printed circuit board, the faster LSIs cannot achieve their best performance. That is, the delay time cannot be shortened because the interconnection runners between chips are too long in terms of signal propagation delay time. To overcome this drawback, high-performance, high-packing-density multichip modules (MCMs) have been developed in which many semiconductor chips are mounted on a single semiconductor substrate such as a ceramic substrate or a silicon substrate, and the interconnection length between semiconductor chips is made very short. Connecting interconnects to each other on a circuit board or a semiconductor substrate is one of the important manufacturing processes for forming semiconductor devices such as ICs or LSIs. In particular, as semiconductor devices are more highly integrated and made smaller, forming multilayer interconnects on a circuit board and efficiently connecting them are indispensable for the formation of high-performance semiconductor devices.
Referring to
Then, for example, a polyimide solution is applied to the entire surface of the semiconductor substrate and dried to form a film. Next, by lithography, a contact hole 31 is made in the film. After this, a non-imido film is calcined to form a polyimide film 3 serving as an interlayer insulating film. Then, on the polyimide film 3, a second layer interconnection 4 of Ti/Cu/Ti, Al, or the like, is formed in a similar manner to the formation of the first layer interconnection 2. At this time, because the second layer interconnection 4 is also formed in the contact hole 31, the first layer interconnection 2 and the second layer interconnection 4 are electrically connected to each other in the contact hole 31. This process is repeated and the interconnects of multilevel layers are connected to one another.
Making the contact hole 31 requires photolithography techniques, etching techniques such as RIE, and such processes as peeling photoresist. Although in the case of polyimide, wet etching can be effected using a choline solution, other organic insulating films must be formed by dry etching. Because the use of wet etching solutions is limited severely, the properties of the films are incompatible with production cost. In addition, as the density of interconnects of the upper layer increases, the upper layer interconnects must be formed on the flat lower-layer surface in a manner that avoids the contact hole in the polyimide film 3 of the lower layer previously formed. This makes it necessary to fill up the contact hole. With this backdrop, the simplification of manufacturing processes is desired.
Accordingly, the object of the present invention is to provide a method of manufacturing semiconductor devices which facilitate the connection of interconnects and the flattening of interlayer insulating films and are suitable for MCMs.
The foregoing object is accomplished by providing a semiconductor device manufacturing method comprising: the step of forming a lower-layer interconnection on a circuit board on which a plurality of semiconductor chips are mounted; the step of forming a metal pillar on the circuit board so that the pillar may contact with at least the lower-layer interconnection, the metal pillar forming step including the step of effecting screen printing of a metal paste using a screen plate with openings corresponding to desired positions on the lower-layer interconnection and the step of drying and calcining the printed metal paste by heat treatment to form the metal pillar; the step of forming an insulating film covering the lower-layer interconnection and the metal pillar so that the tip of the metal pillar may be exposed; and the step of forming an upper-layer interconnection on the insulating film so that this layer may contact with the exposed tip of the metal pillar.
With this semiconductor device manufacturing method, because a metal pillar to connect interconnects to each other is formed by screen printing in forming multilayer interconnection on a substrate, it is not necessary to make a hole in the interlayer insulating films. Thus, a lithography process and an etching process needed to make a hole can be eliminated. Further, when the tip of the metal pillar is exposed by etching back the interlayer insulating film, the surface of the interlayer insulating film can be flattened. This makes it possible to immediately form the upper-layer interconnects on the flattened surface. In this way, the manufacturing processes can be simplified.
The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate presently preferred embodiments of the invention, and together with the general description given above and the detailed description of the preferred embodiments given below, serve to explain the principles of the invention.
Hereinafter, an embodiment of the present invention will be described, referring to the accompanying drawings.
A first embodiment of the present invention will be described with reference to
Ti or a barrier metal containing Ti is deposited to a thickness of approximately 1000 Å, Cu to a thickness of approximately 3 μm, and Pd to a thickness of approximately 1000 Å, consecutively in that order by vacuum deposition or sputtering techniques. Then, these deposits undergo patterning in a lithography process, in which, for example, Pd is etched by using a mixed solution of HCl, HNO3, and CH3COOH, and Cu and Ti are etched by using a mixed solution of H2O2 and C6H8O7 to form a Pd/Cu/Ti metal interconnection pattern with a width of 20 to 30 μm, serving as the first interconnection. The interconnection pattern may be formed in another way: a photoresist is formed on the substrate and etched to form an interconnection pattern, through which interconnection metal is deposited on the substrate by, for example, vapor deposition, and finally the photoresist is removed to form an interconnection pattern on the substrate. After the formation of the interconnection pattern, a metal pillar 11 acting as a connection electpillare to connect interconnects to each other is formed by screen printing in a semi-square around portion of approximately 30×30 to 50×50 μm2 on the metal interconnection pattern 2. For the printing metal paste, a material containing Au particles approximately 2000 Å in diameter and less than 15 wt. % of glass frit (PbO), was used.
After the screen printing of an Au paste on the first interconnection 2, the paste is heated at a rising temperature speed of 200°C C./hr and maintained at 450°C C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11. The Au adheres well to the Pd layer at the surface of the first interconnection 2 and has small contact resistance. Then, as shown in
As shown in the figure, to connect the first interconnection to the second one, the Au metal pillar 11 serving as a connection electpillare is used. The Au metal pillar 11 is embedded in the interlayer insulating film 3 to electrically connect the two interconnections 2 and 4 to each other. The calcined Au paste contains PbO, is made of small crystal particles, and has a resistivity of approximately 5 μΩcm higher than that of the bulk. However, even if the recrystallization to form larger crystals cannot be effected by a high-temperature annealing after the formation of the multilayer interconnection because of the heat resistance limit of the interlayer insulating film 3, the Au metal pillar 11 whose height and diameter approximate 20 μm and 30 μm, respectively, has a resistance of 1.4 mΩ, which thus has no adverse effect on the characteristics of the semiconductor device. Since no surface oxidation occurs, the contact resistance between the Au metal pillar 11 and the second interconnection 4 is small. With this embodiment, by etching back the polyimide, the tip of the metal pillar is exposed and flattened. This makes it possible to use screen printing techniques to form a metal interconnection on the flattened surface. However, because the upper limit of the calcination temperature for the metal paste is restricted to temperatures below the heat-proof temperature of the interlayer insulating film 3, usable paste materials are limited.
The present invention is characterized by using screen printing techniques. Screen printing is such a method that a pattern consisting of openings and non-openings is formed primarily by photoengraving techniques on a screen spread on a plate to form a screen printing plate, and the pattern is transferred to the printing surface under the screen by applying printing ink to the screen printing plate and sliding a squeegee over the screen surface to press the ink out of the openings to the underlying printing surface. The printing techniques include a conventional method shown in
At this time, the screen 13 is spread horizontally as shown by a two-dot-dash line. In this state, ink 16 is applied onto the screen. Then, the squeegee 17 is pressed against the screen 13 to cause the screen 13 to come into contact with the surface of the semiconductor substrate 1. At this time, the screen 13 is spread out as shown by a solid line. In this state, the squeegee 17 is moved in the direction of arrow to transfer the ink 16 to the semiconductor substrate 1 through the openings in the screen 13. As the squeegee 17 moves, the screen 13 separates from the semiconductor substrate 1 by the action of tension in a manner that consecutively changes the contact position with the substrate 1, thereby effecting printing. In the embodiment, the printing method shown in
In the embodiment, a semiconductor substrate is used as a circuit board on which semiconductor chips composed of integrated circuits and discrete semiconductor elements. Because the semiconductor substrate is conductive, an oxide film of, for example, silicon or an insulating film of, for example, polyimide, is formed on its surface. On the insulating film-covered surface, semiconductor chips are mounted. A portion of the insulating film may be used as a dielectric for capacitors included in the components of the semiconductor device. To form resistances, conductive films are formed by screen printing techniques in desired places on the insulating film.
A second embodiment of the present invention will be described, referring to FIG. 9.
After the screen printing of an Au paste on the first interconnection 2, the paste is heated at a rising temperature speed of 200°C C./hr and maintained at 450°C C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11. Then, a polyimide solution with a viscosity of approximately 20000 cp is dropped onto the semiconductor substrate 1, which is then spun at a speed of 500 rpm/10 sec. and 1500 rpm/15 sec. in that order. The substrate is then dried and set hard at 150°C C./60 min. in a nitrogen atmosphere to form an interlayer insulating film 3 consisting of a polyimide film of approximately 30 μm thick. Next, the entire surface of the interlayer insulating film 3 is etched back by using a choline solution to expose the tip of the Au metal pillar 11. Then, the final hardening is effected at 320°C C./30 min. to form a complete interlayer insulating film 3. Next, a second interconnection 4 is formed with the screen shown in
A third embodiment of the present will be described, referring to FIG. 10.
While in this embodiment, sputtering techniques are used for the formation of the first interconnection and screen printing techniques are used for the formation of the second interconnection, the first interconnection 2 may be formed by screen printing and the second interconnection 4 be formed by sputtering as shown in FIG. 11.
Although in the above embodiments, the metal pillar 11 formed by the screen printing is made of Au, other materials such as Pd, Pt, or Ag may be used instead.
Furthermore, insulating elements made of, for example, silicone elements can be formed, without performing backing or without using solvents. Hence, the method of manufacturing the semiconductor device includes no step of baking.
In the above embodiments, interconnects are formed by such techniques as sputtering, vacuum deposition, and screen printing. The present invention is not restricted to these techniques. For instance, so-called gas deposition techniques may be used in which vaporized metal is turned by an inert gas into small particles, which are then sprayed on the circuit board to form interconnects by making use of the pressure difference between the place where particles are produced and the place where the circuit board is placed.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details, and illustrated examples shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Ezawa, Hirokazu, Miyata, Masahiro
Patent | Priority | Assignee | Title |
7208831, | Jun 19 2000 | Kabushiki Kaisha Toshiba | Semiconductor device having multilayer wiring structure and method, wherein connecting portion and wiring layer are formed of same layer |
7847873, | Jun 12 2006 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
8760594, | Mar 26 2003 | Semiconductor Energy Laboratory Co., Ltd. | Display device and manufacturing method thereof |
9437454, | Jun 29 2010 | Semiconductor Energy Laboratory Co., Ltd. | Wiring board, semiconductor device, and manufacturing methods thereof |
9875910, | Jun 29 2010 | Semiconductor Energy Laboratory Co., Ltd. | Wiring board, semiconductor device, and manufacturing methods thereof |
Patent | Priority | Assignee | Title |
4712161, | Mar 04 1985 | Olin Corporation | Hybrid and multi-layer circuitry |
4914056, | May 13 1985 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device having tapered pillars |
4917759, | Apr 17 1989 | Motorola, Inc. | Method for forming self-aligned vias in multi-level metal integrated circuits |
4991285, | Nov 17 1989 | Rockwell International Corporation | Method of fabricating multi-layer board |
5056215, | Dec 10 1990 | Delphi Technologies Inc | Method of providing standoff pillars |
5128746, | Sep 27 1990 | Motorola, Inc. | Adhesive and encapsulant material with fluxing properties |
5136363, | Oct 21 1987 | Kabushiki Kaisha Toshiba | Semiconductor device with bump electrode |
5139969, | May 30 1990 | Mitsubishi Denki Kabushiki Kaisha | Method of making resin molded semiconductor device |
5277786, | Feb 20 1991 | CANON KABUSHIKI KAISHA A CORP OF JAPAN | Process for producing a defect-free photoelectric conversion device |
5282565, | Dec 29 1992 | Motorola, Inc. | Solder bump interconnection formed using spaced solder deposit and consumable path |
5290732, | Feb 11 1991 | Microelectronics and Computer Technology Corporation; Hughes Aircraft Company | Process for making semiconductor electrode bumps by metal cluster ion deposition and etching |
5296736, | Dec 21 1992 | Apple Inc | Leveled non-coplanar semiconductor die contacts |
5318651, | Nov 27 1991 | NEC Corporation; Tokyo Ohka Kogyo Co., Ltd. | Method of bonding circuit boards |
5457881, | Jan 26 1993 | Dyconex Patente AG | Method for the through plating of conductor foils |
5529634, | Dec 28 1992 | Kabushiki Kaisha Toshiba | Apparatus and method of manufacturing semiconductor device |
EP2185, | |||
JP2113553, | |||
JP2290095, | |||
JP3227242, | |||
JP417939, | |||
JP4352387, | |||
JP50064767, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 30 1997 | Kabushiki Kaisha Toshiba | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 09 2003 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 08 2007 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 15 2005 | 4 years fee payment window open |
Apr 15 2006 | 6 months grace period start (w surcharge) |
Oct 15 2006 | patent expiry (for year 4) |
Oct 15 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 15 2009 | 8 years fee payment window open |
Apr 15 2010 | 6 months grace period start (w surcharge) |
Oct 15 2010 | patent expiry (for year 8) |
Oct 15 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 15 2013 | 12 years fee payment window open |
Apr 15 2014 | 6 months grace period start (w surcharge) |
Oct 15 2014 | patent expiry (for year 12) |
Oct 15 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |