|
0. 23. An integrated circuit package protected against electrostatic discharge failure, said integrated circuit package comprising a semiconductor chip, a plurality of bonding pads on said semiconductor chip, a plurality of wired pins wire-bonded to said bonding pads, and at least one non-wired pin coupled electrically to a first power-source node.
0. 22. A method for preventing electrostatic discharge failure in an integrated circuit package which includes a semiconductor chip, bonding pads on the semiconductor chip, a lead frame for holding the semiconductor chip, a plurality of wired pins wire-bonded to the bonding pads, and at least one non-wired pin, said method comprising the step of:
wire-bonding the non-wired pin into the lead frame.
0. 14. A method for preventing electrostatic discharge failure in an integrated circuit package which includes a semiconductor chip with a substrate, a plurality of bonding pads on the semiconductor chip, a plurality of wired pins wire-bonded to the bonding pads, and at least one non-wired pin, the electrostatic discharge failure being due to electrostatic discharge stressing of the non-wired pin, said method comprising the step of:
providing an electrical coupling between the non-wired pin and the substrate of the semiconductor chip.
1. A method for preventing electrostatic discharge failure in an integrated circuit package which includes a semiconductor chip, bonding pads on the semiconductor chip, a metal lead frame contacting electrically with the semiconductor chip, a plurality of wired pins wire-bonded respectively to the bonding pads, and at least one non- wired pin, the electrostatic discharge failure being due to electrostatic discharge stressing of the non- wired pin, said method comprising the step of:
wire-bonding the non-wired pin to the metal lead frame.
2. A method as claimed in claim 1, further comprising the step of connecting electrically a power-supply electrostatic- discharge protection device to the lead frame through the semiconductor chip for discharging of current that results from electrostatic discharge stressing of the non- wired pin.
3. A method as claimed in claim 1, further comprising the step of connecting electrically a power-supply electrostatic- discharge protection device to one of the bonding pads that is for connecting electrically to a first power source, said protection device including a field effect transistor which has a drain connected electrically to said one of the bonding pads, a source for connecting electrically to a second power source and a gate connected electrically to said source thereof.
4. A method as claimed in claim 3, wherein said first power source is a positive power source, while said second power source is grounded.
5. A method as claimed in claim 1, further comprising the step of connecting electrically a power-supply electrostatic- discharge protection device to one of the bonding pads that is for connecting electrically to a first power source, said protection device including a capacitor which has a first terminal connected electrically to said one of the bonding pads, and a second terminal for connecting electrically to a second power source.
6. A method as claimed in claim 5, wherein said first power source is a positive power source, while said second power source is grounded.
7. A method as claimed in claim 1, further comprising the step of connecting electrically a power-supply electrostatic- discharge protection device to one of the bonding pads that is for connecting electrically to a first power source, said protection device including a diode which has a cathode connected electrically to said one of the bonding pads, and anode for connecting electrically to a second power source.
8. A method as claimed in claim 7, wherein said first power source is a positive power source, while said second power source is grounded.
9. A method as claimed in claim 1, further comprising the step of connecting electrically a power-supply electrostatic- discharge protection device to one of the bonding pads that is for connecting electrically to a first power source, said protection device including a first transistor having an emitter connected electrically to said one of the bonding pads via a first resistor, and a collector for connecting electrically to a second power source via a second resistor, and a second transistor having a collector connected electrically to the base of the first transistor, a base connected electrically to the collector of the first transistor, and an emitter for connecting electrically to the second power source.
10. A method as claimed in claim 9, wherein said first power source is a positive power source, while said second power source is grounded.
11. A method as claimed in claim 1, further comprising the step of connecting electrically a power-supply electrostatic- discharge protection device to one of the bonding pads that is for connecting electrically to a first power source, said protection device including a field device which has a drain connected electrically to said one of the bonding pads, a source for connecting electrically to a second power source, and a gate connected electrically to the drain thereof.
12. A method as claimed in claim 11, wherein said first power source is a positive power source, while said second power source is grounded.
13. A method as claimed in claim 11, wherein said first power source is grounded, while said second power source is a positive power source.
0. 15. A method as claimed in claim 14, further comprising the steps of:
coupling electrically a first power source node to the substrate; and coupling electrically an electrostatic-discharge protection device between the first power source node and a second power source node.
0. 16. A method as claimed in claim 15, wherein the protection device includes a capacitor coupled between the first and second power source nodes.
0. 17. A method as claimed in claim 16, wherein the capacitor is a built-in capacitor.
0. 18. A method as claimed in claim 15, wherein one of the first and second power source nodes is a positive power source node, and the other one of the first and second power source nodes is a ground node.
0. 19. A method as claimed in claim 15, wherein the protection device includes at least an element selected from the group of a diode, a transistor, a field device and a silicon-controlled-rectifier.
0. 20. A method as claimed in claim 15, further comprising the step of coupling electrically the protection device to one of the bonding pads.
0. 21. A method as claimed in claim 14, wherein the substrate is either one of an N-type substrate and a P-type substrate.
0. 24. An integrated circuit package as claimed in claim 23, further comprising an electrostatic-discharge protection device coupled between said first power source node and a second power source node.
0. 25. An integrated circuit package as claimed in claim 23, wherein said semiconductor chip has a substrate, and said first power source node is coupled electrically to said substrate.
0. 26. An integrated circuit package as claimed in claim 23, wherein said first power source node is coupled electrically to one of said bonding pads.
0. 27. An integrated circuit package as claimed in claim 24, wherein said protection device includes a capacitor.
0. 28. An integrated circuit package as claimed in claim 27, wherein said capacitor is a built-in capacitor.
0. 29. An integrated circuit package as claimed in claim 24, wherein said protection device includes at least an element selected from the group of a diode, a transistor, a field device and a silicon-controlled-rectifier.
0. 30. An integrated circuit package as claimed in claim 23, wherein said first power source node is a positive power-source node.
0. 31. An integrated circuit package as claimed in claim 23, wherein said first power source node is a ground node.
|
U.S. Ser. No. 08/643,355, entitled "Method for Preventing Electrostatic Discharge Failure in an Integrated Circuit Package" filed May 6, 1996.
1. Field of the Invention
This invention relates to an integrated circuit, more particularly to a method for preventing electrostatic discharge failure in an integrated circuit package.
2. Description of the Related Art
The trend of very large-scale integrated (VLSI) circuit packages is toward smaller dimension and higher density. Also, VLSI circuit packages make rapid progress to high pin counts and narrow pin pitch with increasing input/output signals by the trend of higher integrated function. With the increasing of pin count, the possibility of suffer from electrostatic discharge (ESD) failure, which is due to electrostatic discharge stressing of the non-wired pin of the integrated circuit package, is increasing. Therefore, the ESD is considered a major reliability threat to integrated circuit technologies. However, little attention has been paid to the destruction mechanism of non-wired pin so far. Thus, there is a need to provide a method which can prevent electrostatic discharge failure in an integrated circuit package.
The main objective of the present invention is to provide a method of preventing electrostatic discharge failure in an integrated circuit package.
According to the present invention, a method is provided for preventing electrostatic discharge failure in an integrated circuit package. The integrated circuit package includes a semiconductor chip, bonding pads on the semiconductor chip, a metal lead frame contacting electrically with the semiconductor chip, a plurality of wired pins wire-bonded respectively to the bonding pads, and at least one non-wired pin. The electrostatic discharge failure is due to electrostatic discharge stressing of the non-wired pin. The method comprises the step of wire-bonding the non-wired pin to the metal lead frame.
Other features and advantages of the present invention will become apparent in the following detailed description of the preferred embodiments, with reference to the accompanying drawings, of which:
FIG. 1 is a schematic plan view illustrating the connection between a metal lead frame and a non-wired pin of an integrated circuit package in accordance with the present invention;
FIG. 2 is a schematic circuit diagram illustrating one type of power-supply electrostatic discharge protected device connected to the non-wired pin of the integrated circuit package which has a semiconductor chip having an N-substrate;
FIG. 3 is a schematic circuit diagram illustrating another type of power-supply electrostatic discharge protection device connected to the non-wired pin of the integrated circuit package of FIG. 2;
FIG. 4 is a schematic circuit diagram illustrating another type of power-supply electrostatic discharge protection device connected to the non-wire pin of the integrated circuit package of FIG. 2;
FIG. 5 is a schematic circuit diagram illustrating another type of power-supply electrostatic discharge protection device connected to the non-wired pin of the integrated circuit package of FIG. 2;
FIG. 6 is a schematic circuit diagram illustrating another type of power-supply electrostatic discharge protection device connected to the non-wired pin of the integrated circuit package of FIG. 2; and
FIG. 7 is a schematic circuit diagram similar to FIG. 2, the integrated circuit package having a semiconductor chip which has a P-substrate.
FIG. 1 shows an integrated circuit package 1 which includes a semiconductor chip 10, bonding pads 11 on the semiconductor chip 10, a metal lead frame 12 contacting electrically with the semiconductor chip 10, a plurality of wired pins (WP) wire-bonded respectively to the bonding pads 11, and at least one non-wired pin (NW).
In the method of the present invention, the non-wired pin (NW) is wire-bonded to the metal lead frame 12. As best shown in FIG. 2, the metal lead frame 12 is connected electrically to one of the bonding pads 11 which is adapted to be connected electrically to a first power source via the semiconductor chip 10. It should be noted that, in the present embodiment, the semiconductor chip 10 has an N-substrate with an inherent resistance of about 5Ω, and the first power source is a positive power source. A power-supply electrostatic-discharge protection device 2 is connected electrically to said one of the bonding pads 11 for discharging of current that results from electrostatic discharge stressing of the non-wired pin. The protection device 2 includes a field effect transistor (T) which has a drain connected electrically to said one of the bonding pads 11, a source adapted to be connected electrically to a second power source and a gate connected electrically to the source thereof. In the present embodiment, the second power source is grounded. Since the current that results from electrostatic discharge stressing of the non-wired pin (NW) is discharged through the protection device 2, destruction of the adjacent wired pin (WP) that is adjacent to the non-wired pin (NW) and this caused by the ESD stressing to the non-wired pin (NW) is thus prevented.
FIG. 3 shows the relationship between another type of power-supply electrostatic discharge protection device (2A) and the non-wired pin (NW') of the integrated circuit package. The power-supply electrostatic discharge protection device (2A) of FIG. 3 include a capacitor (C) which may be a build-in capacitor or an externally-connected capacitor. The capacitor (C) has a first terminal connected electrically to one of the bonding pads (11A) that is adapted to be connected electrically to a first power source, and a second terminal adapted to be connected electrically to a second power source. In the present embodiment, the first power source is a positive power source, while the second power source is grounded. It should be appreciated that the capacitance of the capacitor (C) should be relatively large.
FIG. 4 shows the relationship between another type of power-supply electrostatic discharge protection device (2B) and the non-wired pin (NW") of the integrated circuit package. The power-supply electrostatic discharge protection device (2B) of FIG. 4 includes a diode (D) which has a cathode connected electrically to one of the bonding pads (11B) that is adapted to be connected electrically to a first power source, and an anode adapted to be connected electrically to a second power source. In the present embodiment, the first power source is a positive power source, while the second power source is grounded.
FIG. 5 shows the relationship between another type of power-supply electrostatic discharge protection device (2C) and the non-wired pin (NW'") of the integrated circuit package. The power-supply electrostatic discharge protection device (2C) of FIG. 5 includes a silicon-controlled-rectifier. The silicon-controlled-rectifier includes a first transistor (BJT1) having an emitter connected electrically to one of the bonding pads (11C) that is adapted to be connected electrically to a first power source, a base adapted to be connected electrically to said one of the bonding pads (11C) via a first resistor (R1), and a collector adapted to be connected electrically to a second power source via a second resistor (R2), and a second transistor (BJT2) having a collector connected electrically to the base of the first transistor (BJT1), a base connected electrically to the collector of the first transistor (BJT1), and an emitter adapted to be connected electrically to the second power source. In the present embodiment, the first power source is a positive power source, while the second power source is granulated.
FIG. 6 shows the relationship between another type of power-supply electrostatic discharge protection device (2D) and the non-wired pin (NW"") of the integrated circuit package. The power-supply electrostatic discharge protection device (2D) of FIG. 6 includes a field device (FD) which has a drain connected electrically to one of the bonding pads (11D) that is adapted to be connected electrically to a first power source, a source adapted to be connected electrically to a second power source, and a gate connected electrically to the drain thereof. In the present embodiment, the first power source is a positive power source, while the second power source is grounded.
Referring now to FIG. 7, the metal lead frame (12E) is connected electrically to one of the bonding pads (11E) which is adapted to be connected electrically to a first power source via the semiconductor chip (10E). It should be noted that, in the present embodiment, the semiconductor chip (10E) has a P-substrate with an inherent resistance of about 5Ω, and the first power source is grounded. A power-supply electrostatic-discharge protection device (2E) is connected electrically to said one of the bonding pads (11E) for discharging of current that results from electrostatic discharge stressing of the non-wired pin. The protection device (2E) includes a field effect transistor (TE) which has a drain connected electrically to said one of the bonding pads (11E), a source adapted to be connected electrically to a second power source and a gate connected electrically to the drain thereof. In the present embodiment, the second power source is a positive power source. Since the current that results from electrostatic discharge stressing of the non-wired pin (NW'"") is discharged through the protection device (2E), destruction of the adjacent wired pin (not shown) that is adjacent to the non-wired pin (NW'"") and that is caused by the ESD stressing to the non-wired pin (NW'"") is thus prevented.
While the present invention has been described in connection with what is considered the most practical and preferred embodiments, it is understood that this invention is not limited to the disclosed embodiments, but is intended to cover various arrangements included within the spirit and scope of the broadest interpretation so as to encompass all such modifications and equivalent arrangements.
Yu, Ta-Lee
Patent |
Priority |
Assignee |
Title |
4819047, |
May 15 1987 |
LEGERITY, INC |
Protection system for CMOS integrated circuits |
4870530, |
Jun 27 1988 |
LEGERITY, INC |
Electrostatic discharge protection circuitry for any two external pins of an I.C. package |
4878145, |
Nov 21 1988 |
ONEAC CORPORATION AN ILLINOIS CORPORATION |
Surge/transient protector for a plurality of data lines |
5012317, |
Apr 14 1986 |
Texas Instruments Incorporated |
Electrostatic discharge protection circuit |
5034845, |
Oct 21 1988 |
SHARP KABUSHIKI KAISHA, 22-22 NAGAIKE-CHO, ABENO-KU, OSAKA-SHI, OSAKA-FU, JAPAN |
Integrated circuit apparatus including static electricity protection circuit |
5159518, |
Jan 17 1990 |
NXP B V |
Input protection circuit for CMOS devices |
5515225, |
Aug 06 1993 |
STMicroelectronics, Inc |
Integrated circuit protected against electrostatic overvoltages |
5712753, |
May 06 1996 |
Winbond Electronics Corp. |
Method for preventing electrostatic discharge failure in an integrated circuit package |
5818086, |
Jun 11 1996 |
Winbond Electronics Corporation |
Reinforced ESD protection for NC-pin adjacent input pin |
5869870, |
Apr 20 1996 |
Winbond Electronics Corp. |
Electrostatic discharge (ESD) protective device for integrated circuit packages with no-connect pins |
5978197, |
Nov 18 1997 |
Bell Semiconductor, LLC |
Testing ESD protection schemes in semiconductor integrated circuits |
6025631, |
Apr 20 1996 |
Winbond Electronics Corp. |
Electrostatic discharge (ESD) protective device for integrated circuit packages with no-connect pins |
6043539, |
Nov 26 1997 |
Bell Semiconductor, LLC |
Electro-static discharge protection of CMOS integrated circuits |
6107681, |
Oct 22 1997 |
Winbond Electronics Corp. |
Pin-assignment method for integrated circuit packages to increase the electro-static discharge protective capability thereof |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 02 2000 | | Winbond Electronics Corp. | (assignment on the face of the patent) | | / |
Date |
Maintenance Fee Events |
Jul 07 2005 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 07 2009 | REM: Maintenance Fee Reminder Mailed. |
Jan 29 2010 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date |
Maintenance Schedule |
Feb 11 2006 | 4 years fee payment window open |
Aug 11 2006 | 6 months grace period start (w surcharge) |
Feb 11 2007 | patent expiry (for year 4) |
Feb 11 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 11 2010 | 8 years fee payment window open |
Aug 11 2010 | 6 months grace period start (w surcharge) |
Feb 11 2011 | patent expiry (for year 8) |
Feb 11 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 11 2014 | 12 years fee payment window open |
Aug 11 2014 | 6 months grace period start (w surcharge) |
Feb 11 2015 | patent expiry (for year 12) |
Feb 11 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |