Dual interleaved dc to dc switching circuits realizable in an integrated circuit form, capable of monitoring individual inductor current using only one current sense resistor and providing automatic duty cycle adjustment to keep the inductor currents in the interleaved dc to dc switching circuits balanced. The preferred embodiment includes a gain error amplifier, an integral error amplifier, and a differentiator error amplifier and circuits for controlling the nominal duty cycle, with the gain error amplifier, integral error amplifier and differentiator error amplifier being adjustable independently by external components. The circuit further includes a high speed load regulation circuit that momentarily overrides the control circuitry to take over control of the interleaved converters during sudden load changes, such control also being programmable. The circuit further includes a load variation circuit to target the output voltage of the circuit to an optimal value with load to better keep the output voltage within a targeted range in the event of major step changes in the load. The disclosed embodiment is for two interleaved buck converters, though the principles of the invention are applicable to interleaved step up converters and the interleaving of more than two converters.
|
0. 62. A dc to dc converter comprising:
first and second buck converter circuits operating into a common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; first and second pulse width modulators each controlling a respective one of the buck converter circuits, the operation of the pulse width modulators and the buck converter circuits being interleaved; a feedback circuit responsive to the voltage across the common load; control circuits responsive to the feedback circuit and a commanded output voltage to control a nominal duty cycle of the plurality of buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 60. A dc to dc converter comprising:
first and second buck converter circuits operating into a common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; first and second pulse width modulators driven by a common oscillator in an interleaved manner, each pulse width modulator controlling a respective one of the first and second buck converter circuits, whereby the operation of the buck converter circuits is interleaved; a feedback circuit responsive to the voltage across the common output; a voltage control circuit controlling the first and second pulse width modulators responsive to the feedback circuit and a commanded output voltage; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 58. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling one of the plurality of buck converter circuits, the operation of the pulse width modulators and the buck converter circuits being interleaved; a feedback circuit responsive to a voltage across the common load; control circuits responsive to the feedback circuit and a commanded output voltage to control a nominal duty cycle of the plurality of buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 56. A dc to dc converter having a plurality of converter circuits for operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators driven by a common oscillator in an interleaved manner, each pulse width modulator controlling one of the plurality of buck converter circuits, whereby the operation of the buck converter circuits is interleaved; a feedback circuit responsive to a voltage on the common output; a voltage control circuit for controlling the plurality of pulse width modulators responsive to the feedback circuit and a commanded output voltage; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 43. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling one of the plurality of buck converter circuits, the operation of the pulse width modulators being interleaved; control circuits for adjusting a nominal duty cycle of the plurality of interleaved buck converter circuits, the control circuits also being responsive to the difference in currents in the plurality of interleaved buck converter circuits to adjust the relative duty cycles of the plurality of buck converter circuits to balance the currents therein; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 54. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling one of the plurality of buck converter circuits, the pulse width modulators being driven by a common oscillator signal so that the operation of the pulse width modulators is interleaved; control circuits for adjusting a nominal duty cycle of the plurality of interleaved buck converter circuits to control a voltage on the common load, and for adjusting relative duty cycles of the plurality of buck converter circuits to balance the currents in the buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 48. A dc to dc converter having first and second converter circuits operating into a common load, comprising:
first and second buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a first pulse width modulator controlling the first buck converter circuit; a second pulse width modulator controlling the second buck converter circuit; a feedback circuit responsive to the voltage across the common load; control circuits for controlling the first and second pulse width modulators responsive to the feedback circuit; the control circuits also being responsive to current measurements in the first buck converter circuit and the second buck converter circuit to adjust the relative duty cycle of the first and second buck converter circuits the first pulse width modulator, the second pulse width modulator and the control circuits being in a single integrated circuit.
10. dc to dc switching circuit for controlling power switching devices in a dc to dc converter having first and second interleaved converter circuits operating into a common load comprising:
a first pulse width modulator controlling the power switching devices of the first converter circuit; a second pulse width modulator controlling the power switching devices of the second converter circuit; a feedback circuit responsive to the voltage across the common load; control circuits for controlling the first and second pulse width modulators responsive to the feedback circuit, the operation of the first and second pulse width modulators being interleaved; the control circuits also being responsive to the difference in current currents through the first converter and the second converter to adjust the relative duty cycle of the first and second converters to tend to minimize the difference in the voltage across the a sense resistor; the current sense circuit, the first pulse width modulator, the second pulse width modulator, the feedback circuit and the control circuits being in a single integrated circuit.
0. 51. A dc to dc converter having first and second converter circuits operating into a common load, comprising:
first and second buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a first pulse width modulator controlling the first buck converter circuit; a second pulse width modulator controlling the second buck converter circuit; a feedback circuit responsive to the voltage across the common load; control circuits for controlling the first and second pulse width modulators responsive to the feedback circuit; the control circuits also being responsive to current measurements in the first buck converter circuit and the second buck converter circuit to adjust the relative duty cycle of the first and second buck converter circuits; the first pulse width modulator, the second pulse width modulator, the feedback circuit and the control circuits being in a single integrated circuit.
0. 47. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling one of the plurality of buck converter circuits, the pulse width modulators being driven by a common oscillator signal so that the operation of the pulse width modulators is interleaved; control circuits for adjusting a nominal duty cycle of the plurality of interleaved buck converter circuits to control a voltage on the common load, and for responding to the difference in currents in the plurality of interleaved buck converter circuits to adjust the relative duty cycles of the plurality of buck converter circuits to balance the currents in the buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 55. A dc to dc converter having first and second buck converter circuits operating into a common load, comprising:
first and second buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a first pulse width modulator controlling the first buck converter circuit; a second pulse width modulator controlling the second buck converter circuit; a feedback circuit responsive to the voltage across the common load; control circuits for controlling the first and second pulse width modulators responsive to the feedback circuit; the control circuits also being responsive to current measurements in the first buck converter circuit and the second buck converter circuit to adjust the relative duty cycle of the first and second pulse width modulators to balance the currents in the buck converter circuits; the first pulse width modulator, the second pulse width modulator and the control circuits being in a single integrated circuit.
0. 49. A dc to dc converter comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators driven by a common oscillator in an interleaved manner, each pulse width modulator controlling one of the plurality of buck converter circuits, whereby the operation of the buck converter circuits is interleaved; a feedback circuit responsive to a voltage on the common output; a voltage control circuit for controlling the plurality of pulse width modulators responsive to the feedback circuit and a commanded output voltage; and a current balance control circuit for controlling the pulse width modulators responsive to a difference in currents in the inductors of the plurality of interleaved buck converter circuits to balance the currents in the plurality of interleaved buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 44. A dc to dc converter having first and second converter circuits operating into a common load, comprising:
first and second buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a first pulse width modulator controlling the first buck converter circuit; a second pulse width modulator controlling the second buck converter circuit; a feedback circuit responsive to the voltage across the common load; control circuits for controlling the first and second pulse width modulators responsive to the feedback circuit; the control circuits also being responsive to current measurements in the first buck converter circuit and the second buck converter circuit for adjusting the relative duty cycle of the first and second pulse width modulators to balance the currents in the buck converter circuits; the first pulse width modulator, the second pulse width modulator, the feedback circuit and the control circuits being in a single integrated circuit.
0. 31. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling one of the plurality of buck converter circuits, the operation of the pulse width modulators and the buck converter circuits being interleaved; a feedback circuit responsive to a voltage across the common load; control circuits responsive to the feedback circuit and a commanded output voltage to control a nominal duty cycle of the plurality of buck converter circuits, the control circuits also being responsive to the difference in currents in the plurality of interleaved buck converter circuits to adjust relative duty cycles of the plurality of buck converter circuits to balance the currents in the buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 53. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling power switching devices of one of the plurality of interleaved buck converter circuits, the operation of the pulse width modulators and the buck converter circuits being interleaved; a feedback circuit responsive to a voltage across the common load; control circuits responsive to the feedback circuit and a commanded output voltage to control a nominal duty cycle of the plurality of buck converter circuits, the control circuits also adjusting relative duty cycles of the plurality of buck converter circuits to balance the currents in the buck converter circuits responsive to the difference in currents in the plurality of interleaved buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 50. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling power switching devices of one of the plurality of buck converter circuits, the operation of the pulse width modulators and the buck converter circuits being interleaved; a feedback circuit responsive to a voltage across the common load; control circuits being responsive to the feedback circuit and a commanded output voltage to control a nominal duty cycle of the plurality of buck converter circuits, the control circuits also being responsive to the difference in currents in the plurality of interleaved buck converter circuits to adjust the relative duty cycles of the plurality of buck converter circuits to balance the currents in the buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 22. A dc to dc converter having a plurality of converter circuits for operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators driven by a common oscillator in an interleaved manner, each pulse width modulator controlling one of the plurality of buck converter circuits, whereby the operation of the buck converter circuits is interleaved; a feedback circuit responsive to a voltage across the common load; a voltage control circuit controlling the plurality of pulse width modulators responsive to the feedback circuit and a commanded output voltage; and a current balance control circuit responsive to the difference in currents in the plurality of interleaved buck converter circuits and controlling the pulse width modulators to balance the currents in the plurality of interleaved buck converter circuits; the plurality of pulse width modulators and the control circuits being in a single integrated circuit.
0. 46. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators each controlling power switching devices of one of the plurality of interleaved buck converter circuits, the operation of the pulse width modulators and the buck converter circuits being interleaved; a feedback circuit responsive to a voltage across the common load; control circuits responsive to the feedback circuit and a commanded output voltage to control a nominal duty cycle of the plurality of buck converter circuits, the control circuits also being responsive to the difference in currents in the plurality of interleaved buck converter circuits to adjust the relative duty cycles of the plurality of buck converter circuits to balance the currents in the buck converter circuits; the plurality of pulse width modulators, the feedback circuit and the control circuits being in a single integrated circuit.
0. 52. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators driven by a common oscillator in an interleaved manner, each pulse width modulator controlling one of the plurality of buck converter circuits, whereby the operation of the buck converter circuits is interleaved; a feedback circuit responsive to a voltage across the common load; a voltage control circuit for controlling the plurality of pulse width modulators responsive to the feedback circuit and a commanded output voltage; and a current balance control circuit for controlling the pulse width modulators to balance the currents in the plurality of interleaved buck converter circuits responsive to the difference in currents in the plurality of interleaved buck converter circuits; the plurality of pulse width modulators, the voltage control circuit and the current balance control circuit being in a single integrated circuit.
0. 45. A dc to dc converter having a plurality of converter circuits operating into a common load, comprising:
a plurality of buck converter circuits operating into the common load, each buck converter circuit having an inductor for alternately conducting between the first power supply terminal and the common load, and the second power supply terminal and the common load; a plurality of pulse width modulators driven by a common oscillator in an interleaved manner, each pulse width modulator controlling one of the plurality of buck converter circuits, whereby the operation of the buck converter circuits is interleaved; a feedback circuit responsive to a voltage across the common load; a voltage control circuit for controlling the plurality of pulse width modulators responsive to the feedback circuit and a commanded output voltage; and a current balance control circuit responsive to the difference in currents in the plurality of interleaved buck converter circuits for controlling the pulse width modulators to balance the currents in the plurality of interleaved buck converter circuits; the plurality of pulse width modulators, the feedback circuit, the voltage control circuit and the current balance control circuit being in a single integrated circuit.
1. A dc to dc switching circuit for controlling power switching devices in a dc to dc converter having first and second interleaved converter circuits operating into a common load comprising:
a current sense circuit sensing the voltage across a sense resistor in series with the power supply supplying power to the power switching devices; a first pulse width modulator controlling the power switching devices of the first converter circuit; a second pulse width modulator controlling the power switching devices of the second converter circuit; a feedback circuit responsive to the voltage across the common load; control circuits for controlling the first and second pulse width modulators responsive to the feedback circuit and a commanded output voltage; the control circuits also being responsive to the difference in the voltage across the sense resistor when the first converter is drawing power from the power supply through the sense resistor and the second converter is not, and when the second converter is drawing power from the power supply through the sense resistor and the first converter is not, to adjust the relative duty cycle of the first and second converters to tend to minimize the difference in the voltage across the sense resistor; the current sense circuit, the first pulse width modulator, the second pulse width modulator, the feedback circuit and the control circuits being in a single integrated circuit.
2. The dc to dc switching circuit of
3. The dc to dc switching circuit of
4. The dc to dc switching circuit of
5. The dc to dc switching circuit of
6. The dc to dc switching circuit of
7. The dc to dc switching circuit of
8. The dc to dc switching circuit of
9. The dc to dc switching circuit of
11. The dc to dc switching circuit of
12. The dc to dc switching circuit of
13. The dc to dc switching circuit of
14. The dc to dc switching circuit of
15. The dc to dc switching circuit of
16. The dc to dc switching circuit of
17. The dc to dc switching circuit of
18. The dc to dc switching circuit of
19. The dc to dc switching circuit of
20. The dc to dc switching circuit of
21. The dc to dc switching circuit of
0. 23. The dc to dc converter of
0. 24. The dc to dc converter of
0. 25. The dc to dc converter of
0. 26. The dc to dc converter of
0. 27. The dc to dc converter of
0. 28. The dc to dc converter of
0. 29. The dc to dc converter of
0. 30. The dc to dc converter of
0. 32. The dc to dc converter of
0. 33. The dc to dc converter of
0. 34. The dc to dc converter of
0. 35. The dc to dc converter of
0. 36. The dc to dc converter of
0. 37. The dc to dc converter of
0. 38. The dc to dc converter of
0. 39. The dc to dc converter of
0. 40. The dc to dc converter of
0. 41. The dc to dc converter of
0. 42. The dc to dc converter of
0. 57. The dc to dc converter of
0. 59. The dc to dc converter of
0. 61. The dc to dc converter of
0. 63. The dc to dc converter of
|
1. Field of the Invention
The present invention relates to the field of DC to DC converters.
2. Prior Art
The preferred embodiment of the present invention pertains to DC-DC buck (step-down) converters. These are switching regulators that switch one end of an inductor between the input power supply and ground. The inductor spends TON seconds connected to the input power supply and the remainder of the time connected to ground. If T is the total time for one cycle, then the output voltage (at the other end of the inductor), if filtered, will average Ton/T×VIN.
Filtering normally entails connecting a capacitor from the output side of the inductor to ground. The amount of ripple voltage at the output varies with VIN, T, L, C and VOUT.
A dual interleaved converter uses two buck converters running in parallel, but switched 180°C out of phase. Thus halfway through the first cycle of one inductor, the second inductor is switched high (to VIN). For given values of L and C, the dual interleaved converter has two advantages:
1. The ripple at the output is at least four times smaller than with the single inductor approach.
2. If designed to have the same ripple at the output, the dual-interleaved design has a response time to load changes that is at least eight times faster than the conventional design.
While dual interleaved converters are known in the prior art, such converters have not been realized in integrated circuit form because of various problems with dual interleaved converters which are not easily overcome in integrated circuit form, including but not limited to keeping inductor currents balanced.
Dual interleaved DC to DC switching circuits realizable in an integrated circuit form, capable of monitoring individual inductor current using only one current sense resistor and providing automatic duty cycle adjustment to keep the inductor currents in the interleaved DC to DC switching circuits balanced are disclosed. The preferred embodiment includes a gain error amplifier, an integral error amplifier, and a differentiator error amplifier and circuits for controlling the nominal duty cycle, with the gain error amplifier, integral error amplifier and differentiator error amplifier being adjustable independently by external components. The circuit further includes a high speed load regulation circuit that momentarily overrides the control circuitry to take over control of the interleaved converters during sudden load changes, such control also being programmable. The circuit further includes a load variation circuit to target the output voltage of the circuit to an optimal value with load to better keep the output voltage within a targeted range in the event of major step changes in the load. The disclosed embodiment is for two interleaved buck converters, though the principles of the invention are applicable to interleaved step up converters and the interleaving of more than two converters.
The preferred embodiment of the present invention is intended for use for a buck converter, and accordingly, the same will be described in detail with respect to such converters. However, it is to be understood that the principles of the present invention are also applicable to other types of converters, including step-up converters, as are also well known in the art.
Now referring to
The current sense resistor Rsense is connected to the sources of p-channel devices P1 and P2, with the drains of those devices being connected to the drains of n-channel devices N1 and N2, respectively, and to one lead of inductors L1 and L2, respectively. The other connections of inductors L1 and L2 are connected in common to form the output voltage Vout, with output filter capacitor Cout providing filtering of the output for output noise reduction.
The gates of transistors P1 and N1, and P2 and N2, are controlled by gate drivers DRV1 and DRV2, respectively. These two gate drivers are identical, though as shall be subsequently seen, are driven out of phase with each other to provide the dual interleaved DC to DC switching. Referring specifically to gate driver DRV1, input signals A and B are signals representing test modes from load variation circuit 20. In normal operation, these signals will be low. Similarly, assume that the startup and overload circuit 22 is holding the reset signal RESET low. Thus, when the input to the driver Pon goes high, the output of NOR gate 24 will go low and the output of NOR gate 26 will go high. This drives one input of NAND gate 28 high and also one input of NOR gate 30 high. Driving one input of NOR gate 30 high drives the output of the NOR gate 30, and thus the input to inverter 32 low, driving the input to inverter 34 high, thus driving the output of inverter 34 low to turn off n-channel transistor N1. This low output of inverter 34 is also fed back as input to inverter 36, now driving the second input of NAND gate 28 high to drive the output thereof low, with inverters 38 and 40 inverting that signal twice to drive the gate of p-channel transistor low to turn on transistor P1. The low output of inverter 40 drives one input of NOR gate 30 high through inverter 42, which in effect holds the gate of transistor N1 low, regardless of the output of NOR gate 26. Thus it may be seen that the feedback of the output of inverters 40 and 34 through the circuit controlling the input to inverters 34 and 40, respectively, prevents the output of inverter 40 from going low when the output of inverter 34 is high, and similarly prevents the output of inverter 34 from going high when the output of inverter 40 is low. This then prevents transistors P1 and N1 from being turned on at the same time, even momentarily.
The voltage across the sense resistor Rsense is applied to the emitters of pnp transistors Q8 and Q9, with resistors R8 and R9 and capacitors C4 and C5 providing high frequency filtering of that voltage. Transistor Q9 is diode connected with the base and collector of the transistor coupled through current source I3 and resistor R11 to ground. While the sense resistor Rsense will typically be a very small resistor, still the voltage of the emitter of transistor Q8 will slightly exceed the voltage of the emitter of transistor Q9 in an amount proportional to the current through the sense resistor. Accordingly, the current through transistor Q8 will generally exceed the current through transistor Q9 because of the common base connection between transistors Q8 and Q9.
The current through transistor Q8 provides a voltage V2b dependent upon the relative value of resistors R11 and R13. Resistors R11 and R13 are equal so that the difference between the voltages V2a and V2b is proportional to the current through the sense resistor. The voltages V2a and V2b are compared by comparator 44 after a small offset voltage VOS is added to the voltage V2a. Consequently, when the current through the sense resistor Rsense becomes excessive, the voltage V2b will exceed the voltage V2a by more than VOS, driving the output of comparator 44 high. This drives one input of NOR gates 46 and 48 high, holding the outputs thereof low, and thus the outputs of NAND gates 50 and 52 high and the outputs of NAND gates 54 and 56 low, the other two inputs thereto normally also being high. As herein before described, holding the input to NOR gate 24 low will hold p-channel output devices P1 and P2 off and will turn on n-channel devices N1 and N2, thus terminating the excessive current through the sense resistor, typically until the next pulse width modulator cycle. Also, the voltage on the collector of transistor Q8 is coupled to switches S1 and S2 of the sampling circuit. This voltage is proportional to the current through the sense resistor Rsense.
The voltage output of the converter is controlled by digital inputs on control input lines D0 through D5. The address input on these terminals address a read only memory 58, which provides a digital output as the input to the multiplying digital to analog converter (MDAC) 60. The analog output of the MDAC is provided as a positive input to a transconductance amplifier 62, the negative input to which is connected to the output voltage Vout. Thus, the transconductance amplifier 62 provides a current output proportional to the differential voltage input thereto with a gain set by external resistor Rgain, the differential input being the error between the output voltage Vout and the voltage commanded by the output of ROM 58 as a result of the digital input D0 through D5. The output current of transconductance amplifier 62 is provided to node 64, which is maintained at one Vbe above the 1.22 volt bias on the base of PNP transistor Q2. Also providing current to node 62 64 is a current source I1, which is proportional to the target voltage divided by the input voltage V.
The output voltage Vout is also fed back through an external resistor Rint as the negative input to amplifier 66. The positive input to amplifier 66 is maintained at the desired output voltage by the output of the MDAC. With feedback capacitor C3, amplifier 66 acts as an integrator, with an integration time constant of Rint*C3. Thus, the voltage across resistor R7, and consequently the current through R7 to node 64, represents integral feedback of the error between the output voltage Vout and the commanded output voltage.
Further, the output voltage Vout is fed back through external capacitor Cdiff to form the negative input of amplifier 68, which amplifier includes a high frequency filtering capability. The positive input to amplifier 68 is held constant by an internal voltage source Vs. With the capacitive coupled input through capacitor Cdiff, and with the resistive feedback through resistor 78, this part of the circuit acts as a differentiator, the output thereof being proportional to the rate of change of the output voltage Vout.
The output of amplifier 68 is coupled to the negative input of comparators 80 and 82, and to the positive input of transconductance amplifier 84. The negative input of the transconductance amplifier 84 is coupled to the analog voltage V/2 so that the output of the transconductance amplifier 84 is an additional current component into node 64 proportional to the rate of change of the output voltage Vout.
The pulse width modulators in the embodiment shown are driven by an oscillator 86 which may be externally controlled through the integrated circuit pin FREQ. Normally, with pin FREQ grounded, the oscillator will provide a 4 MHZ output, though other frequencies may be chosen by connecting the FREQ pin to the input voltage V, by allowing the pin to float or by actually forcing an external frequency through the FREQ pin. At start-up, when Vout is very low, the output of comparator 100 will cause the controllable divider 88 to divide the frequency output of the oscillator by 4, though in normal operation where Vout is at near the intended regulated voltage, the output of oscillator 86 will not be divided down by divider 88. In the discussion to follow, it will be assumed that the oscillator 86 is providing a 4 MHz output and that divider 88 is not dividing that output down.
The 4 MHz output from the controllable divider 88 is coupled to NAND gate 94, NAND gate 96, flip-flop 90 and to the start-up and overload circuit 22. Flip-flops 90 and 92 are both edge triggered flip-flops, toggled to the opposite state on the trailing edge of a pulse provided thereto. With the connections shown, flip-flop 90 divides the 4 MHz input thereto down to 2 MHz on the Q output thereof, and flip-flop 92 divides the 2 MHz signal from flip-flop 90 down to 1 MHz, providing complementary outputs on the Q and {overscore (Q)} outputs. Since all three inputs to NAND gate 94 must be high for the output to go low, the output of NAND gate 94 will only go low when the 4 MHz signal, the 2 MHz signal and the 1 MHz signal are all high. This will occur at a 1 MHz rate, each low pulse having a duration of the half period of the 4 MHz signal, namely 0.125 microseconds. The output of NAND gate 96 will have the same characteristics, though because one of the inputs to NAND gate 96 is the {overscore (Q)} output of flip-flop 92 rather than the Q output, the 0.125 microsecond pulses from NAND gate 96 will also be at 1 MHz, but will be shifted one-half of a 1 MHz cycle with respect to the output of NAND gate 94. Thus the low pulses from NAND gates 94 and 96 are directly out of phase with each other.
Each pulse width modulator PWM has a current source I4 charging a capacitor 98, with an n-channel transistor Q10 connected across each capacitor 98 to controllably discharge the capacitor. Thus, when the output of NAND gate 94 pulses low, the output of inverter 104 will pulse high for 0.125 microseconds, turning on transistor Q10 for a sufficient length of time to discharge the capacitor 98.
The current from node 64 representing the nominal signal, the output gain error signal, the integral of the error signal, and the rate of change of the output voltage Vout, is provided through transistor Q2 to the common connection of the emitters of transistors Q5 and Q6. Because the bases of these two transistors are connected in common to a reference voltage, the current will divide equally through the two transistors, so that half the current will flow through resistors R4a and R4b and the other half will flow through resistors R5a and R5b. In the preferred embodiment, these four resistors are all of the same value, so that by way of example, the voltage at the junction between the resistors R4a and R4b will be one-half the voltage at the collector of transistor Q5.
Also connected to resistors R4a and R5a are the collectors of transistors Q3 and Q4, respectively. The emitters of transistors Q3 and Q4 are connected in common to current source I2, with the bases of transistors Q3 and Q4 being connected to capacitors C1 and C2. Assuming for the moment that the voltages on capacitors C1 and C2 are equal, the current I2 will also divide evenly between transistors Q3 and Q4. Under these conditions, the voltages on lines 106 and 108 will be equal.
When the output of NAND gate 94 pulses low, turning on transistor Q10 to discharge capacitor 98, the output of NAND gate 110 will necessarily be high. Because of the discharge of capacitor 98, the negative input to comparator 112 will be greater than the positive input, driving the output of the comparator low. Assuming the other two inputs to NOR gate 46 are low, both inputs to NAND gate 50 will now be high, driving the output of NAND gate 50 low and the output of NAND gate 54 high to turn on p-channel output transistor P1 through the output driver DRV1. When the output of NAND gate 94 goes high again, transistor Q10 will be turned off, allowing capacitor 98 to start charging. However, because the output of NAND gate 50 is low, the output of NAND gate 110 will be high, independent of the return of the output of NAND gate 94 to the high state.
When capacitor 98 is discharged, the negative input to comparator 114 will be lower than the positive input, holding the output of the comparator high and switch S1 open. When the capacitor charges to a point where the voltage on the negative input to comparator 114 exceeds the voltage on the positive input of the comparator, the output of the comparator will be pulled low, momentarily closing switch S1 to readjust the voltage in capacitor C2 to be proportional to the present voltage across the sense resistor Rsense. As the capacitor 98 continues to charge, the positive input to comparator 112 will ultimately become higher than the negative input, causing the output of comparator 112 to go high. This drives the output of NOR gate 46 low, the output of NAND gate 50 high, and the output of NAND gate 54 low (the output of comparator 82 normally being high), turning off the output power transistor P1 and turning on the output power transistor N1. If, on the next cycle of the pulse width modulator, the output voltage Vout is lower than the commanded voltage, the transconductance amplifier 62 will increase the current through transistor Q2, which in turn will increase the voltage on lines 106 and 108 so that on the interleaved cycles of the dual converter, the p-channel power output devices will stay on longer before being turned off and the n-channel devices turned on.
Because resistors R5a and R5b are equal, the voltage on line 116 will be half the voltage on line 106. Accordingly, switch S1 will close after one-half the ON period of output power transistor P1. Because of the interleaving of the operation of the two pulse width modulators, the sample of the voltage across the resistor Rsense taken by the closing of switch S1 will occur only when output power p-channel device P2 is turned off. In a similar way, switch S2 will sample the voltage from the collector of Q8 only when power transistor P2 is turned on and power transistor P1 is turned off. Thus, the voltages on capacitors C1 and C2 represent a measure of the current in power transistors P2 and P1, respectively. When the current in power transistor P1 is higher than the current in power transistor P2, the sampled voltage will be higher when power transistor P1 is on than when power transistor P2 is on. Thus, when this voltage is sampled by the alternate closing of switches S1 and S2, the voltage on capacitor C2 will exceed the voltage on capacitor C1. A higher voltage on capacitor C2 than on capacitor C1 will reduce the current flow through transistor Q4, and increase the current flow through transistor Q3 by the same amount, reducing the voltage on line 106 and increasing the voltage on line 108. This will have the effect of reducing the ON time of power transistor P1 during its next cycle and increasing the ON time of transistor P2 during its next cycle, thereby adjusting the relative duty cycles between power transistors P1 and P2 to balance the current in the interleaved converters in spite of circuit differences between the two inverters, particularly differences in the power FET ON resistances.
The circuit shown in
The current through transistor Q1 flows through diode connected p-channel transistor Q11, which mirrors that current to p-channel transistors Q12 and Q13. The current through transistor Q13 is mirrored by n-channel transistor Q14 to n-channel transistor Q15. Since the negative input to transconductance amplifier 84 is equal to V/2, the voltage to the positive inputs of comparators 80 and 82 will equal V/2 decreased by the voltage drop across resistor R15, and increased by the voltage drop across resistor R14, respectively. The voltage drops across resistors R14 and R15 depend upon the current mirrored there through by transistors Q12 and Q15. Thus the voltage at the positive input to comparators 80 and 82 is adjustable by the external resistor R16 coupled to the terminal TSET.
The negative input to comparators 80 and 82 is provided by the output of amplifier 68, which as previously described, provides an output proportional to the rate of change of the output voltage Vout, more specifically, an increasing output voltage for increasing rates in the drop of the output voltage Vout and a decreasing output voltage for increases in the rate of increase of the output voltage Vout. Assume for the moment that a large load is suddenly imposed on the converter, causing the output voltage Vout to begin to rapidly drop. This will drive the output of amplifier 68 sufficiently high to force the output of comparator 82, which is normally high, to go low. This forces the output of NAND gate 54 high, turning off n-channel power device N1 if it was on, and turning on p-channel power device P1, independent of the state of the respective pulse width modulator. Similarly, n-channel power device N2 will be turned off if it was on, and p-channel power device P1 P2 will be turned on, independent of the state of that pulse width modulator. Of course, once the rate of drop of the output voltage Vout reduces, the output of comparator 82 will again go high, allowing the interleaved pulse width modulators to resume control of the output devices.
Similarly, if a large load is suddenly removed so that the output voltage Vout starts to rapidly increase, the output of amplifier 68 will drop sufficiently so that the output of comparator 80 will go high. This forces the output of NOR gate 46 to go low, the output of NAND gate 50 to go high, and the output of NAND gate 54 to go low (the other input thereto normally being high), turning off p-channel power device P1 if the same was on, and then turning on n-channel power device N1. In a similar manner, the high output of comparator 80 will simultaneously turn off p-channel power device P2 if the same was on, and turn on n-channel power device N2. Thus, in normal operation the converters operate in an interleaved fashion to provide, in an integrated form, all the herein before stated advantages of interleaved converters. However, in the event of extraordinary rates of change in the converter output voltage Vout, the converters switch to act in unison to respond to the extraordinary conditions, independent of the state of the interleaved pulse width modulators, to minimize the converter output voltage swing with extraordinary changes in load.
Also shown in
For test purposes, the output enable signal may be driven above the analog voltage V so as to turn on transistor Q7. This pulls the input to inverter 134 high, driving the output of the inverter low, in turn making the output of AND gate 126 low and holding transistor Q16 off. The high voltage on the input to inverter 134 also controls a multiplexer 136 to couple the output of the MDAC to the output pin PWRGD. Thus, the output pin PWRGD can be used for test purposes, to monitor the output of the MDAC to verify that the MDAC and the control thereto is working as intended. Driving the output enable signal above the analog voltage V, of course, does not otherwise affect the operation of the circuit, so that normal circuit operation will continue without interruption.
The preferred embodiment of the present invention has been disclosed with respect to interleaved buck converters for purposes of specificity in the illustrative embodiment. The principles of the invention are not limited to such inverters converters, however, and may also readily be adapted to boost or step up converters by one of ordinary skill in the art. Similarly, while a dual interleaved inverter converter has been disclosed, the principles of the invention may be applied to interleaved converters having more than two converters being interleaved. Thus while a certain exemplary embodiment has been described in detail and shown in the accompanying drawings, it is to be understood that such embodiment is merely illustrative of and not restrictive on the broad invention, and that this invention is not to be limited to the specific arrangements and constructions shown and described, since various other modifications may occur to those with ordinary skill in the art.
Patent | Priority | Assignee | Title |
10644594, | Oct 31 2017 | Texas Instruments Incorporated | Power converter with reduced undershoot and overshoot during load transients |
10718732, | Dec 21 2007 | The Trustees of Columbia University in the City of New York | Active CMOS sensor array for electrochemical biomolecular detection |
6727605, | Oct 09 2002 | DELPHI TECHNOLOGIES IP LIMITED | Duty cycle phase number control of polyphase interleaved converters |
6825644, | Nov 14 2002 | Exar Corporation | Switching power converter |
6969978, | Mar 17 2003 | Qorvo US, Inc | DC-DC converter with reduced electromagnetic interference |
6980039, | Mar 03 2004 | Qorvo US, Inc | DC-DC converter with noise spreading to meet spectral mask requirements |
6998919, | Oct 22 2003 | Qorvo US, Inc | Temperature compensated power amplifier power control |
7002328, | Nov 14 2002 | Exar Corporation | Switching power converter method |
7053713, | Jun 02 2004 | Qorvo US, Inc | Multi-phase switching power supply having both voltage and current feedback loops |
7109791, | Jul 09 2004 | Qorvo US, Inc | Tailored collector voltage to minimize variation in AM to PM distortion in a power amplifier |
7132891, | Aug 17 2004 | Qorvo US, Inc | Power amplifier control using a switching power supply |
7167054, | Dec 02 2004 | Qorvo US, Inc | Reconfigurable power control for a mobile terminal |
7193459, | Jun 23 2004 | Qorvo US, Inc | Power amplifier control technique for enhanced efficiency |
7221130, | Jan 05 2005 | Exar Corporation | Switching power converter employing pulse frequency modulation control |
7301400, | Jun 02 2004 | Qorvo US, Inc | Multi-phase switching power supply for mobile telephone applications |
7330071, | Oct 19 2005 | Qorvo US, Inc | High efficiency radio frequency power amplifier having an extended dynamic range |
7336127, | Jun 10 2005 | Qorvo US, Inc | Doherty amplifier configuration for a collector controlled power amplifier |
7426125, | Oct 31 2006 | INSTITUTE OF NUCLEAR ENERGY RESEARCH ATOMIC ENERGY COUNCIL, EXECUTIVE YUAN | Adjustable compact high-frequency-high-voltage power supply |
9071134, | Jan 31 2011 | Semiconductor Components Industries, LLC | Power supply controller having selectable PWM and RPM modes and method therefor |
9843262, | Aug 26 2011 | The Trustees of Columbia University in the City of New York | Systems and methods for switched-inductor integrated voltage regulators |
Patent | Priority | Assignee | Title |
3913000, | |||
4371919, | Apr 29 1981 | Bell Telephone Laboratories, Incorporated | Load distribution among parallel DC-DC converters |
4384321, | Apr 29 1980 | California Institute of Technology | Unity power factor switching regulator |
4489370, | Sep 23 1982 | PFAELZER MELVIN A ; CASADY, PHILIP M | High capacity dc-dc voltage converter suitable for charging electronic camera flash lamps |
4618919, | Oct 04 1984 | Sperry Corporation | Topology for miniature power supply with low voltage and low ripple requirements |
4748397, | Dec 17 1984 | Kabushiki Kaisha Toshiba | Control device for choppers parallel between a DC power source and a load for producing balanced chopper currents |
5247239, | Aug 22 1991 | Freescale Semiconductor, Inc | Dual DC/DC voltage converter power system |
5477132, | Jan 10 1992 | SPACE SYSTEMS LORAL, LLC | Multi-sectioned power converter having current-sharing controller |
5583753, | May 07 1992 | Fujitsu Limited | Parallel control type DC--DC converter |
5604669, | Mar 28 1995 | Northrop Grumman Corporation | Resonant, current mode regulated, half-bridge power supply |
5684683, | Feb 09 1996 | Wisconsin Alumni Research Foundation | DC-to-DC power conversion with high current output |
5719491, | Dec 02 1996 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Output driver for high-speed device |
5737202, | Nov 14 1994 | Fujitsu Limited | Redundant power supply system |
5764007, | Apr 20 1995 | Texas Instruments Incorporated | Micro-processor based motor control integrated circuit including a boost regulated DC-to-DC converter |
5781421, | Dec 16 1996 | General Electric Company | High-frequency, high-efficiency converter with recirculating energy control for high-density power conversion |
EP310858, | |||
EP369954, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 08 2001 | Maxim Integrated Products, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 09 2006 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 12 2009 | ASPN: Payor Number Assigned. |
May 12 2009 | RMPN: Payer Number De-assigned. |
Sep 13 2010 | REM: Maintenance Fee Reminder Mailed. |
Feb 04 2011 | EXPX: Patent Reinstated After Maintenance Fee Payment Confirmed. |
Mar 04 2011 | PMFP: Petition Related to Maintenance Fees Filed. |
Apr 11 2011 | PMFG: Petition Related to Maintenance Fees Granted. |
Date | Maintenance Schedule |
Jun 10 2006 | 4 years fee payment window open |
Dec 10 2006 | 6 months grace period start (w surcharge) |
Jun 10 2007 | patent expiry (for year 4) |
Jun 10 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 10 2010 | 8 years fee payment window open |
Dec 10 2010 | 6 months grace period start (w surcharge) |
Jun 10 2011 | patent expiry (for year 8) |
Jun 10 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 10 2014 | 12 years fee payment window open |
Dec 10 2014 | 6 months grace period start (w surcharge) |
Jun 10 2015 | patent expiry (for year 12) |
Jun 10 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |