A method for fabricating a wafer-pair having at least one recess in one wafer and the recess formed into a chamber with the attaching of the other wafer which has a port plugged with a deposited layer on its external surface. The deposition of the layer may be performed in a very low pressure environment, thus assuring the same kind of environment in the sealed chamber. The chamber may enclose at least one device such as a thermoelectric sensor, bolometer, emitter or other kind of device. The wafer-pair typically will have numerous chambers, with devices, respectively, and may be divided into a multiplicity of chips.
|
0. 52. A bonded wafer pair, comprising:
a first wafer;
a second wafer;
the first wafer having one or more pump-out ports through the first wafer;
the first side of the first wafer bonded to a first side of the second wafer via a sealing ring; the first wafer, the second wafer and the sealing ring forming a chamber, with the pump-out port of the first wafer in fluid communication with the chamber, the chamber having a negative pressure therein relative to atmosphere; and
a plug for plugging the pump out port.
0. 44. A method for making a wafer-pair with a sealed chamber therebetween, comprising:
providing a first wafer and a second wafer;
forming one or more pump-out ports through the first wafer;
positioning a first side of the first wafer next to a first side of the second wafer, the first wafer and the second wafer forming at least part of a chamber, with the pump-out port of the first wafer in fluid communication with the chamber; and
exposing the chamber to a negative pressure relative to atmosphere while plugging the pump out port to seal the chamber.
0. 57. A bonded wafer pair having a sealed chamber, comprising:
a first wafer;
a second wafer bonded to the first wafer;
one or more pump-out ports through the first wafer;
a recess in a first side of the first wafer and/or a first side of the second wafer;
the first wafer and the second wafer forming a chamber that includes the recess, with the pump-out port of the first wafer in fluid communication with the chamber, the chamber having a negative pressure therein relative to atmosphere; and
one or more plugs for plugging the one or more pump out ports to seal the chamber.
0. 58. A bonded wafer pair, comprising:
a first wafer having a first side, with one or more bond pads on the first side;
a second wafer, with one or more bond-pad holes through the second wafer;
the first side of the first wafer bonded to a first side of the second wafer with a sealing ring therebetween, the first wafer and second wafer being aligned so that the bond-pad holes in the second wafer provide physical access to the one or more bond pads on the first wafer through at least selected bond-pad holes in the second wafer; and
the first wafer, the second wafer and the sealing ring forming a chamber.
0. 59. A method for making a wafer-pair with a sealed chamber therebetween, comprising:
providing a first wafer and a second wafer, the first wafer having a first side and a second side;
forming one or more pump-out ports through the first wafer;
positioning the first side of the first wafer next to a first side of the second wafer, the first wafer and the second wafer forming at least part of a chamber, with the pump-out port of the first wafer in fluid communication with the chamber; and
providing one or more layer(s) in a negative pressure relative to atmosphere to a second side of the first wafer, wherein the one or more layer(s) plug the pump out port and seal the chamber.
0. 50. A method for making a wafer-pair with a sealed chamber therebetween, comprising:
providing a first wafer and a second wafer;
forming one or more pump-out ports through the first wafer;
making a recess in a first side of the first wafer and/or a first side of the second wafer;
positioning the first side of the first wafer next to the first side of the second wafer, the first wafer and the second wafer forming a chamber that is at least partially defined by the recess, with the pump-out port of the first wafer in fluid communication with the chamber; and
exposing the chamber to a negative pressure relative to atmosphere while plugging the pump out port to seal the chamber.
0. 66. A method for making a wafer-pair with a sealed chamber therebetween, comprising:
providing a first wafer and a second wafer, the first wafer having a first side and a second side;
forming one or more pump-out ports through the first wafer;
positioning the first side of the first wafer next to a first side of the second wafer, the first wafer and the second wafer forming at least part of a chamber, with the pump-out port of the first wafer in fluid communication with the chamber; and
providing one or more layer(s) by deposition to a second side of the first wafer, wherein the one or more deposited layer(s) plug the pump out port and seal the chamber, and wherein the one or more layer(s) are deposited by sputtering.
0. 65. A method for making a wafer-pair with a sealed chamber therebetween, comprising:
providing a first wafer and a second wafer, the first wafer having a first side and a second side;
forming one or more pump-out ports through the first wafer;
positioning the first side of the first wafer next to a first side of the second wafer, the first wafer and the second wafer forming at least part of a chamber, with the pump-out port of the first wafer in fluid communication with the chamber; and
providing one or more layer(s) by deposition to a second side of the first wafer, wherein the one or more deposited layer(s) plug the pump out port and seal the chamber, and wherein the one or more layer(s) are deposited by evaporation.
0. 51. A method for making a wafer-pair with a sealed chamber therebetween, comprising:
providing a first wafer having a first side, with one or more bond pads on the first side;
providing a second wafer;
forming one or more bond-pad holes through the second wafer;
positioning the first side of the first wafer next to a first side of the second wafer; the first wafer and the second wafer forming at least part of a chamber, the first wafer and second wafer being aligned so that the bond-pad holes in the second wafer provide physical access to the one or more bond pads on the first wafer through at least selected bond-pad holes in the second wafer; and
the first and second wafers are effectively a bonded together set of wafers.
0. 64. An apparatus having a sealed chamber with one or more devices positioned in the sealed chamber, the one or more devices having a desired operating temperature range, the bonded wafer pair comprising:
a first wafer;
a second wafer secured relative to the first wafer;
the first wafer and the second wafer forming a chamber that has a volume, wherein the one or more devices are positioned in the chamber;
one or more pump-out ports through the first wafer, at least one of the one or more pump-out ports in fluid communication with the chamber;
one or more plugs for plugging the one or more pump out ports to seal the chamber; and
the volume of the chamber remaining relatively constant over the desired operating temperature range of the one or more devices.
0. 38. A method for making a wafer-pair having sealed chambers, comprising:
patterning and removing material from a first wafer to make a plurality of pump-out ports through the first wafer;
masking and removing material from a first side of a second wafer to form a plurality of recesses in the first side of the second wafer;
forming a sealing ring on a first side of the first wafer or the first side of the second wafer such that the sealing ring extends around each of the plurality of recesses; and
positioning the first side of the first wafer next to the first side of the second wafer; and
wherein:
each sealing ring is in contact with the first side of the first wafer and the first side of the second wafer
each recess of the plurality of recesses results in a chamber;
each sealing ring encloses at least one pump-out port of the plurality of pump-out ports; and
the first and second wafers are effectively a bonded together set of wafers.
19. A method for making a wafer-pair having deposited layer plugged sealed chambers, comprising:
growing a thermal layer on a first side of a first silicon wafer;
patterning and removing material from the first silicon wafer and layers on the first side of the first silicon wafer and from a second side of the first silicon wafer to make a plurality of pump-out ports through the first silicon wafer and layers on the first silicon wafer;
masking and removing material from a first side of a second silicon wafer to form a plurality of recesses in the first side of the second silicon wafer;
forming a sealing ring on the first side of the second silicon wafer around each of the plurality of recesses; and
positioning the first side of the first silicon wafer next to the first side of the second silicon wafer; and
wherein:
each sealing ring is in contact with at least one of the layers on the first side of the first silicon layer;
each recess of the plurality of recesses results in a chamber;
each sealing ring encloses at least one pump-out port of the plurality of pump-out ports; and
the first and second silicon wafers are effectively a bonded together set of wafers.
0. 32. A method for making a wafer-pair having at least one deposited layer plugged sealed chamber, comprising:
growing a first thermal layer on a first side of a first wafer;
depositing a nitride layer on the first thermal layer;
depositing and patterning a first metal layer on the nitride layer for at least one device;
depositing and patterning a second metal layer on the nitride layer and the first metal layer for the at least one device;
patterning and removing material from the first wafer and layers on the first side of the first wafer and from a second side of the first wafer to make a pump-out port through the first wafer and the layers on the first wafer;
masking and removing material from a first side of a second wafer, to form a recess in the first side of the second wafer;
forming a sealing ring on the first side of the second wafer around the recess;
positioning the first side of the first wafer next to the first side of the second wafer; and
wherein:
the sealing ring is in contact with at least one of the layers on the first side of the first wafer;
the at least one device is within the recess resulting in a chamber containing the at least one device;
the pump-out port is within the sealing ring; and
the first and second wafers are effectively a bonded together set of wafers.
9. A method for making a wafer-pair having at least one deposited layer plugged sealed chamber, comprising:
growing a first thermal layer on a first side of a first silicon wafer;
depositing a nitride layer on the first thermal layer;
depositing and patterning a first metal layer on the nitride layer for at least one device;
depositing and patterning a second metal layer on the nitride layer and the first metal layer for the at least one device;
patterning and removing material from the first silicon wafer and layers on the first side of the first silicon wafer and from a second side of the first silicon wafer to make a pump-out port through a first silicon wafer and the layers on the first silicon wafer;
masking and removing material from a first side of a second silicon wafer, to form a recess in the first side of the second silicon wafer;
forming a sealing ring on the first side of the second silicon wafer around the recess; and
positioning the first side of the first silicon wafer next to the first side of the second silicon wafer; and
wherein:
the sealing ring is in contact with at least one of the layers on the first side of the first silicon layer;
the at least one device is within the recess resulting in a chamber containing the at least one device;
the pump-out port is within the sealing ring; and
the first and second silicon wafers are effectively a bonded together set of wafers.
0. 25. A method for making a wafer-pair having deposited layer plugged sealed chambers, comprising:
growing a thermal layer on a first side of a first wafer;
depositing a nitride layer on the thermal layer;
depositing, patterning and removing portions of first metal layer on the nitride layer for a plurality of devices;
depositing, patterning and removing portions of a second metal layer on the nitride and first metal layers for the plurality of devices;
patterning and removing material from the first wafer and layers on the first side of the first wafer and from a second side of the first wafer to make a plurality of pump-out ports through the first wafer and layers on the first wafer;
masking and removing material from a first side of a second wafer to form a plurality of recesses in the first side of the second wafer;
forming a sealing ring on the first side of the second wafer around each of the plurality of recesses; and
positioning the first side of the first wafer next to the first side of the second wafer; and wherein:
each sealing ring is in contact with at least one of the layers on the first side of the first wafer;
each recess of the plurality of recesses results in a chamber containing at least one device of the plurality of devices;
each sealing ring encloses at least one pump-out port of the plurality of pump-out ports; and
the first and second wafers are effectively a bonded together set of wafers.
1. A method for making a wafer-pair having deposited layer plugged sealed chambers, comprising:
growing a thermal layer on a first side of a first silicon wafer;
depositing a nitride layer on the thermal layer;
depositing, patterning and removing portions of first metal layer on the nitride layer for a plurality of devices;
depositing, patterning and removing portions of a second metal layer on the nitride and first metal layers for the plurality of devices;
patterning and removing material from the first silicon wafer and layers on the first side of the first silicon wafer and from a second side of the first silicon wafer to make a plurality of pump-out ports through the first silicon wafer and layers on the first silicon wafer;
masking and removing material from a first side of a second silicon wafer to form a plurality of recesses in the first side of the second silicon wafer;
forming a sealing ring on the first side of the second silicon wafer around each of the plurality of recesses; and
positioning the first side of the first silicon wafer next to the first side of the second silicon wafer; and
wherein:
each sealing ring is in contact with at least one of the layers on the first side of the first silicon wafer;
each recess of the plurality of recesses results in a chamber containing at least one device of the plurality of devices;
each sealing ring encloses at least one pump-out port of the plurality of pump-out ports; and
the first and second silicon wafers are effectively a bonded together set of wafers.
18. A method for making a wafer-pair having at least one deposited layer plugged sealed chamber, comprising:
growing a first layer of thermal sio2 on a first of a first silicon wafer;
depositing a first layer of Si3N4 on the first layer of thermal sio2;
growing a second layer of thermal sio2 on a second side of the first silicon wafer;
depositing a second layer of Si3N4 on the second layer of thermal sio2;
depositing a layer of a first metal on the second layer of Si3N4;
patterning the layer of the first metal;
depositing a layer of a second metal on the layer of the first metal;
patterning the layer of the second metal;
depositing a third layer of Si3N4 on the layers of the first and second metals;
etching at least one via through the third layer of Si3N4, the layers of the second and first metals, the second layer of Si3N4 and the second layer of thermal sio2;
etching a pump-out port through the first layer of sio2 and a first portion of the silicon wafer proximate to the at least one via;
etching within the at least one via through a second portion of the silicon wafer to the pump-out port;
growing a third layer of thermal sio2 on a first side of a second silicon wafer and a fourth layer of
thermal sio2 on a second side of the second silicon wafer;
growing a fourth layer of Si3N4 on the third layer of thermal sio2 and a fifth layer of Si3N4 on the fourth layer of sio2;
patterning and cutting the fourth layer Si3N4 and the third layer of thermal sio2 for a bond pad area;
etching a first portion of the second silicon wafer through the fourth Si3N4 layer and third sio2 layer for the bond pad area;
patterning and cutting the fifth layer of Si3N4 and fourth layer of thermal sio2 for a recess area;
etching a second portion from the second side of the second silicon wafer to form a recess;
applying an optical coating to the second silicon wafer to substantially reduce reflections;
applying a solder ring proximate to a perimeter of the recess, on the second side of the second silicon wafer;
aligning the first silicon wafer with the second silicon wafer, having the first side of the first silicon wafer and the second side of the second silicon wafer face each other;
putting the first and second silicon wafers in a vacuum;
pressing the first and second silicon wafers together with a pressure;
ramping the temperature of the silicon wafers up to a high temperature;
increasing the pressure of the first and second silicon wafers against each other to bond the silicon wafers to each other;
baking out the first and second silicon wafers;
cooling down the first and second silicon wafers under a maintained vacuum;
depositing a layer of a metal on the second side of the second silicon wafer to plug the pump-out port to seal the recess with a vacuum; and
removing the bonded first and second silicon wafers from the vacuum.
2. The method of
placing the set of wafers in an environment of a vacuum wherein a vacuum occurs in each chamber via the at least one pump-out port; and
depositing a layer of material on the second side of the first silicon wafer and the plurality of pump-out ports on the second side of the first silicon wafer, wherein each chamber is sealed from the environment.
3. The method of
5. The method of
6. The method of
7. The method of
8. The method of
10. The method of
placing the bonded together set of wafers in an environment of a vacuum wherein a vacuum occurs in the chamber via the pump-out port; and
depositing a layer of material on the second side of the first silicon wafer and the pump-out port on the second side of the first silicon wafer, wherein the chamber is sealed from the environment.
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
17. The method of
20. The method of
placing the set of wafers in an environment of a vacuum wherein a vacuum occurs in each chamber via a pump-out port; and
depositing a layer of material on the second side of the first silicon wafer and the plurality of pump-out out ports on the second side of the first silicon wafer, wherein each chamber is sealed from the environment.
21. The method of
22. The method of
24. The method of
placing the set of wafers in an environment of a gas wherein the gas enters each chamber via a pump-out port; and
depositing a layer of material on the second side of the first silicon wafer and the plurality of pump-out ports on the second side of the first silicon wafer, wherein each chamber is sealed from an ambient environment.
0. 26. The method of
placing the set of wafers in an environment of a vacuum wherein a vacuum occurs in each chamber via the at least one pump-out port; and
depositing a layer of material on the second side of the first wafer and the plurality of pump-out ports on the second side of the first wafer, wherein each chamber is sealed from the environment.
0. 27. The method of
0. 28. The method of
0. 29. The method of
0. 30. The method of
0. 31. The method of
0. 33. The method of
placing the bonded together set of wafers in an environment of a vacuum wherein a vacuum occurs in the chamber via the pump-out port; and
depositing a layer of material on the second side of the first wafer and the pump-out port on the second side of the first wafer, wherein the chamber is sealed from the environment.
0. 34. The method of
0. 35. The method of
0. 36. The method of
0. 37. The method of
0. 39. The method of
placing the set of wafers in an environment of a vacuum wherein a vacuum occurs in each chamber via a pump-out port; and
depositing a layer of material on a second side of the first wafer to seal the plurality of pump-out out ports from the second side of the first wafer, wherein each chamber is sealed from the environment.
0. 40. The method of
0. 41. The method of
0. 42. The method of
0. 43. The method of
placing the set of wafers in an environment of a gas wherein the gas enters each chamber via a pump-out port; and
depositing a layer of material on a second side of the first wafer to seal the plurality of pump-out out ports from the second side of the first wafer, wherein each chamber is sealed from an ambient environment.
0. 45. A method according to
making a recess in the first side of the first wafer and/or the first side of the second wafer, wherein the recess forms part of the chamber.
0. 46. A method according to
providing one or more devices in or on the first side of the first wafer and/or the first side of the second wafer before the positioning step.
0. 47. A method according to
0. 48. A method according to
0. 49. A method according to
0. 53. A bonded wafer pair according to
0. 54. A bonded wafer pair according to
0. 55. A bonded wafer pair according to
0. 56. A bonded wafer pair according to
0. 60. A method according to
0. 61. A method according to
0. 62. A method according to
0. 63. A method according to
|
The Government may have rights in this invention pursuant to Contract No. MDA972-95-3-002 awarded by the DARPA.
The present invention pertains to vacuum encapsulated microstructure devices. It particularly pertains to the vacuum seal of a cavity between two wafers, and more particularly to the fabrication of such two wafers having a plugable hole for evacuation of gases from the cavity.
Various devices, such as microstructure infrared (IR) devices, require vacuum encapsulation for optimal performance. Conventional vacuum packaging is complex and costly. Known prior art approaches to wafer level vacuum sealing cannot yield adequately low pressures, the best in the range of 0.5 torr. Such pressures resulted in 50 percent signal losses for thermoelectric (TE) devices as an example.
The present invention involves the sealing of two wafers together resulting in a cavity between the wafers with a plugable hole for the evacuating of gases from the cavity. The hole, after evacuation of gases from the cavity, is plugged with deposited metal. The result is an integral vacuum package (IVP). This approach permits the sealing of the two wafers together without having to create the vacuum seal at the same time. The final vacuum seal can be done in a high vacuum by either evaporation or the sputtering of a thick layer of metal to plug the small pump-out port. This approach allows a thorough baking out of the wafer to wafer seals and interior surfaces prior to a final vacuum seal. It separates the two functions and does not limit the bake-out to the solder processing steps. There is independent control over sealing and bake-out to maximize bond yield and minimize residual pressure. This approach also permits clear access of each vacuum cavity directly, thereby avoiding the need to pump from the periphery of the wafer inwards. The procedure here has been implemented and resulted in vacuum levels below 10 millitorr of residual pressure as measured by pressure sensors within the cavity. The seals cover significant substrate topography. Seals over topography of 0.25 microns have been demonstrated. The required processing temperatures are below 300 degrees Centigrade (C.). These chips can be handled with conventional chip handling equipment. Yields for this process exceed 90 percent. Costs of the present vacuum-sealed chips are 80 to 90 percent less than that of conventionally vacuum-sealed chips. The present approach results in sealed devices that have high temperature longevity for pressures below 100 millitorr; ten years is indicated by test data for ambient temperatures up to 150 degrees C. Each cavity may have a gas instead of a vacuum. Each cavity, chamber or volume may contain detectors such as thermoelectric detectors, devices, bolometers, or may contain emitters.
Cavity 16 is effected by a recess of about 125 microns into wafer 14 having a border 18. It is this cavity that is outgassed to result in a cavity vacuum. Top cap 14 is about 430 microns thick and chip 13 is about 500 microns thick. Seal ring 15 is a composition of 90 percent lead and 10 percent indium. Plug 12 is about 20 microns thick and is a composition of 50 percent lead and 50 percent indium.
A process for developing chip 10 is shown in
For the second metal of the thermocouple detectors, a thousand angstrom layer 27 of chromium is deposited on layers 25 and 26. Layer 27 in
Top cap wafer 14, like detector wafer 13, is fabricated with films compatible with 300 degree C. bakes and low outgassing. Wafer 14 acts as the window for infrared devices 17. An additional constraint is that wafer 14 is made from low oxygen silicon (i.e., float zone silicon) to minimize the SiO2 absorption peak in the 8-14 micron wavelength window. Top cap wafer 14 is coated with an anti-reflection coating 34. Wafer 14 has a solder adhesion metal and solder ring 15 which matches detector wafer 13, a border 18 forming chamber 16 above detectors 17, and holes 35 through wafer 14 to access the wire bond pads on detector wafer 13.
Bonding and sealing detector wafer 13 and top cap wafer 14 are done with clean surfaces. Bonding surfaces of wafers 13 and 14 are sputter cleaned just prior to doing the wafer bond. The following sequence of events indicate how to align, bond and seal the wafer pair 13 and 14 of
Bonded wafer pair 13 and 14 is put into an E-beam evaporation system for sputter cleaning of the pump-out port 11 surfaces, followed by adhesion layers of 500 angstroms of Ti, 1000 angstroms of Ni and 500 angstroms of Au. Wafer pair 13 and 14 is put into a thermal evaporator system; and a bake out of the wafer pair at 250 degrees C. is preferred for four hours under a vacuum. The wafer pair 13 and 14 is cooled down but the environment about the wafer pair is kept at the desired vacuum. Twenty microns of InPb (50:50) 12 is deposited onto the backside of detector wafer 13 to plug port 11 in
Further variations on this theme include top cap wafer 14 composed of Germanium for better IR transmission or ZnSe for broadband transmission (i.e., visible and IR) or other optical window materials for application specific optical bandpass behavior. Top cap wafer 14 may have integrated components built in or on the surface in addition to those on the detector wafer 13. Detector wafer 13 having a diaphragm pressure sensor integrated into it, the sealed chamber then forms a vacuum pressure reference. Detector wafer 13 may have infrared bolometer arrays with readout electronics integrated into the wafer. Detector wafer 13 may have moving parts to be sealed in a chamber for other functional purposes. The bonded wafer pair 13 and 14 in
Wood, R. Andrew, Higashi, Robert E., Ridley, Jeffrey A.
Patent | Priority | Assignee | Title |
7703313, | Feb 14 2007 | Honeywell International Inc. | Conformal film micro-channels for a fluidic micro analyzer |
Patent | Priority | Assignee | Title |
3577037, | |||
3973146, | Jan 11 1973 | North American Philips Corporation | Signal detector comprising field effect transistors |
4122479, | Nov 07 1975 | Hitachi, Ltd. | Optoelectronic device having control circuit for light emitting element and circuit for light receiving element integrated in a semiconductor body |
4369458, | Jul 01 1980 | Micron Technology, Inc | Self-aligned, flip-chip focal plane array configuration |
4400870, | Oct 06 1980 | Texas Instruments Incorporated | Method of hermetically encapsulating a semiconductor device by laser irradiation |
4555720, | Mar 03 1982 | GEC-Marconi Limited | Infra-red radiation detectors and their manufacture |
4582210, | Jul 05 1983 | Futaba Denshi Kogyo K.K. | Casing for display device |
4701424, | Oct 30 1986 | Ford Motor Company | Hermetic sealing of silicon |
4766316, | Aug 07 1985 | LORAL INFRARED AND IMAGING SYSTEMS, INC | Disc detector assembly having vacuum chamber |
4784970, | Nov 18 1987 | Grumman Aerospace Corporation | Process for making a double wafer moated signal processor |
4821997, | Sep 24 1986 | The Board of Trustees of the Leland Stanford Junior University | Integrated, microminiature electric-to-fluidic valve and pressure/flow regulator |
4833102, | Mar 17 1987 | National Semiconductor Corporation | Process of making a ceramic lid for use in a hermetic seal package |
4897508, | Feb 10 1988 | Advanced Technology Interconnect Incorporated | Metal electronic package |
5006711, | Oct 05 1988 | Fujitsu Limited | Multielement infrared detector for thermal imaging |
5021663, | Aug 12 1988 | Raytheon Company | Infrared detector |
5220838, | Mar 28 1991 | INVENSYS SYSTEMS INC FORMERLY KNOWN AS THE FOXBORO COMPANY | Overpressure-protected, differential pressure sensor and method of making the same |
5264693, | Jul 01 1992 | The United States of America as represented by the Secretary of the Navy | Microelectronic photomultiplier device with integrated circuitry |
5318666, | Apr 19 1993 | Texas Instruments Incorporated | Method for via formation and type conversion in group II and group VI materials |
5366587, | May 24 1991 | SUMITOMO ELECTRIC INDUSTRIES, LTD | Process for fabricating micromachines |
5397897, | Apr 17 1992 | Terumo Kabushiki Kaisha | Infrared sensor and method for production thereof |
5420419, | Jun 19 1992 | Honeywell Inc. | Camera for producing video output signal, infrared focal plane array package for such camera, and method and apparatus for generating video signals from passive focal plane array of elements on a semiconductor substrate |
5521123, | Apr 17 1992 | Terumo Kabushiki Kaisha | Infrared sensor and method for production thereof |
5528452, | Nov 22 1994 | Case Western Reserve University | Capacitive absolute pressure sensor |
5585311, | Nov 22 1994 | Case Western Reserve University | Capacitive absolute pressure sensor and method |
5729019, | Dec 29 1995 | Honeywell INC | Split field-of-view uncooled infrared sensor |
5736430, | Jun 07 1995 | SSI TECHNOLOGIES, INC | Transducer having a silicon diaphragm and method for forming same |
5851631, | Dec 08 1995 | HE HOLDINGS, INC , A DELAWARE CORP ; Raytheon Company | Composite infrared windows using silicon and plastic |
5865417, | Sep 27 1996 | SMC Kabushiki Kaisha | Integrated electrically operable normally closed valve |
5895233, | Dec 13 1993 | Honeywell Inc. | Integrated silicon vacuum micropackage for infrared devices |
6036872, | Mar 31 1998 | Honeywell INC | Method for making a wafer-pair having sealed chambers |
6359333, | Mar 31 1998 | Honeywell INC | Wafer-pair having deposited layer sealed chambers |
EP453372, | |||
EP736972, | |||
GB2121598, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 03 2001 | Honeywell International Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 20 2007 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 24 2011 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 27 2009 | 4 years fee payment window open |
Dec 27 2009 | 6 months grace period start (w surcharge) |
Jun 27 2010 | patent expiry (for year 4) |
Jun 27 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 27 2013 | 8 years fee payment window open |
Dec 27 2013 | 6 months grace period start (w surcharge) |
Jun 27 2014 | patent expiry (for year 8) |
Jun 27 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 27 2017 | 12 years fee payment window open |
Dec 27 2017 | 6 months grace period start (w surcharge) |
Jun 27 2018 | patent expiry (for year 12) |
Jun 27 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |