Low intensity light is incident upon a photodiode whose output is coupled to an integrator. The output of the integrator is coupled to an input of an A/D converter, whose output is coupled to a microprocessor, whose output is coupled to a filter. A second output of the microprocessor is coupled to a gate electrode of a FET to provide a reset signal to the FET to reset the integrator. The microprocessor compares the digital samples of the integrated signal from the A/D converter and, firstly, generates the reset signal if a sample is beyond a set limit, and, secondly, calculates delta values between adjacent samples and interpolates the delta values for the reset periods so as to provide a continuous data stream which can be filtered by a filter matched to the form of the original signal.

Patent
   RE39527
Priority
Aug 01 2001
Filed
Sep 30 2004
Issued
Mar 27 2007
Expiry
Mar 11 2022
Assg.orig
Entity
Large
0
9
all paid
12. A method of measuring a low power signal, comprising:
receiving a low power signal from a signal source;
integrating the received low power signal over controllable integration periods to provide an integration signal;
sampling the integration signal at a frequency substantially higher than a frequency of the integration periods to provide digital samples of the integration signal;
comparing the digital samples to a predetermined value; and
resetting the integration period when a value of a digital value exceeds the predetermined value.
13. A method of measuring a low power signal, comprising:
receiving a low power signal from a signal source;
integrating the received low power signal over controllable integration periods to provide an integration signal;
sampling the integration signal at a frequency substantially higher than a frequency of the integration periods to provide digital samples of the integration signal;
comparing the digital samples to a predetermined value; and
resetting the integration period if a digital sample has a value greater than the predetermined value.
1. A method of measuring a low power signal, comprising:
receiving a low power signal from a signal source;
integrating the received low power signal over controllable integration periods to provide an integration signal;
sampling the integration signal at a frequency substantially higher than a frequency of the integration periods to provide digital samples of the integration signal;
determining differences between digital samples to provide a stream of delta values; and
filtering the stream of delta values to provide a filtered signal substantially matching the received low power signal.
4. An apparatus for measuring a low power signal, comprising:
an input terminal for receiving a low power signal from a signal source;
an integrator coupled to the input terminal and having an output for providing an integration signal formed by integrating the received low power signal over controllable integration periods;
a digitiser coupled to the output of the integrator for sampling the integration signal at a frequency substantially higher than a frequency of the integration periods to provide digital samples of the integration signal at an output;
a processing means having an input coupled to the output of the digitiser for determining differences between digital samples to provide a stream of delta values at an output; and
a filter having an input coupled to the output of the processing means for filtering the stream of delta values to provide a filtered signal substantially matching the received low power signal at an output.
2. A method of measuring a low power signal according to claim 1, further comprising interpolating the delta values between integration periods so that the stream of delta values is continuous.
3. A method of measuring a low power signal according to claim 1, further comprising comparing the digital samples to a predetermined value and resetting the integration period if a digital sample has a value greater than the predetermined value.
5. An apparatus for measuring a low power signal according to claim 4, wherein the processing means includes interpolation means for interpolating the delta values between integration periods so that the stream of delta values is continuous.
6. An apparatus, for measuring a low power signal according to claim 4, wherein the integrator comprises an operational amplifier having a first input coupled to the first terminal and an output, a capacitor coupled between the first input and the output of the operational amplifier, and a transistor having current electrodes coupled between the first input and the output of the operational amplifier and a control electrode for receiving a reset signal for controlling the integration periods.
7. An apparatus for measuring a low power signal according to claim 6, wherein the transistor is a Field Effect Transistor.
8. An apparatus for measuring a low power signal according to claim 6, wherein the processing means includes comparison means for comparing the digital samples to a predetermined value and for providing the reset signal for resetting integration period if a digital sample has a value greater than the predetermined value.
9. An apparatus for measuring a low power signal according to claim 4, wherein the digitiser comprises an analog-to-digital converter.
10. An apparatus for measuring a low power signal according to claim 4, wherein the filter is matched to the form of the low power signal.
11. An apparatus for measuring a low power signal according to claim 10, wherein the filter is a Savitszki-Golay filter.

1. Field of the Invention

This invention relates, in general, to a method and apparatus for measuring a low power signal, and more particularly to a method and apparatus for measuring a low power signal based on a low light signal, for example a low light signal from a photo diode.

2. Background of the Invention

In many systems, a light receiving device, such as a photo diode, photo avalanche diode or photomultiplier tube, emits an electric signal based on the amount of light (number of light photons) incident on a light sensitive portion of the light receiving device. In order to then provide a useful signal providing an indication of the amount of light incident on the device, the electric signal from the device is integrated over predetermined time periods, filtered, converted to a digital signal and then suitably processed.

One known way of carrying out this processing is known from U.S. Pat. No. 5,959,291 (Jensen) in which a photo-diode is coupled across positive and negative input terminals of an operational amplifier, the positive input terminal of the operational amplifier being coupled to ground and a capacitor and a field effect transistor being coupled, in parallel, between the negative input terminal and the output of the operational amplifier, the gate of the transistor serving as a reset signal. The output of the operational amplifier is coupled to the input of a low-pass filter, whose output is coupled to an input of an analog-to-digital (A/D) converter. A microprocessor receives as input the digitised output of the a/d converter.

The above circuit operates by receiving and integrating a signal from the photo diode and then resetting the integrator. The circuit then filters out the higher frequencies in the integrated signal, and converts the analog filtered integrated signal to digital samples. Finally, the circuit calculates an integration slope for the photo diode signal by fitting a curve to the digital samples. With the calculated slopes, the circuit is better able to determine the original noiseless signal from the photo diode. The circuit takes many readings per integration period (which is of fixed predetermined length) and uses sophisticated curve-calculation methods, such as, for example, least-squares curve fitting, to generate the per-period calculated slopes.

Disadvantages of the above circuit are that, for high light intensities, the signal is saturated before the predetermined integration time is over and the detector skips the signal after saturation until the next reset. On the other hand, for low light intensities, the reset may occur more frequently than necessary so that the whole dynamic range of the AND converter is not used. Furthermore, every reset is a disturbance which needs valuable measurement time to settle until the system is stable again (This may take as much as 10% of the time).

It is therefore an object of the present invention to provide a method and apparatus for measuring a low power signal, for example from a photo diode, which overcomes, or at least reduces the disadvantages of the known method described above.

Accordingly, in a first aspect, the present invention provides a method of measuring a low power signal, comprising the steps of:

receiving a low power signal from a signal source;

integrating the received low power signal over controllable integration periods to provide an integration signal;

sampling the integration signal at a frequency substantially higher than a frequency of the integration periods to provide digital samples of the integration signal;

determining differences between digital samples to provide a stream of delta values; and

filtering the stream of delta values to provide a filtered signal substantially matching the received low power signal.

In a preferred embodiment of the invention, the method further comprises the step of interpolating the delta values between integration periods so that the stream of delta values is continuous.

Preferably, the digital samples are compared to a predetermined value and the integration period is reset if a digital sample has a value which is not within the predetermined value.

In a second aspect, the invention provides an apparatus for measuring a low power signal, comprising:

an input terminal for receiving a low power signal from a signal source;

an integrator coupled to the input terminal and having an output for providing an integration signal formed by integrating the received low power signal over controllable integration periods;

a digitiser coupled to an output of the integrator for sampling the integration signal at a frequency substantially higher than a frequency of the integration periods to provide digital samples of the integration signal at an output;

a processing means having an input coupled to the output of the digitiser for determining differences between digital samples to provide a stream of delta values at an output; and

a filter having an input coupled to the output of the comparator for filtering the stream of delta values to provide a filtered signal substantially matching the received low power signal at an output.

In a preferred embodiment of the invention, the processing means includes interpolation means for interpolating the delta values between integration periods so that the stream of delta values is continuous.

Preferably, processing means includes comparison means for comparing the digital samples to a predetermined value and for providing a reset signal to the integrator for resetting the integration period if a digital sample has a value which is not within the predetermined value.

An embodiment of the present invention will now be described, by way of example, with reference to the accompanying drawings, of which:

FIG. 1 is a schematic drawing of a known circuit for measuring a low power signal;

FIG. 2 is a schematic drawing of an apparatus for measuring a low power signal according to a first embodiment of the invention;

FIG. 3 shows a set of schematic signal graphs for the circuit of FIG. 1;

FIG. 4 shows a set of schematic signal graphs for the apparatus of FIG. 2;

FIG. 5 shows a set of schematic signal graphs for the apparatus of FIG. 2 with a different form of light intensity distribution of that of FIG. 4; and

FIG. 6 shows a schematic flow chart of the operation of the apparatus of FIG. 2.

Thus, FIG. 1 shows a known circuit 1 for measuring a low power signal from a photodiode 2 when light of relatively low intensity (indicated by arrow 4) is incident upon the photodiode 2. The photodiode 2 is coupled between a negative input 5 and a positive input 6 of an operational amplifier 7. A capacitor 8 is coupled in a feedback path between an output 9 of the operational amplifier 7 and its negative input 5. A field effect transistor (FET) 10 has its source electrode coupled to the output 9 of the operational amplifier 7 and its drain electrode coupled to the negative input 5 of the operational amplifier 7, with its gate electrode serving to receive a reset signal to reset the operational amplifier 7.

The output 9 of the operational amplifier 7 is coupled to an input of a low-pass filter 11, whose output is, in turn, coupled to an input of an analog-to-digital converter (A/D) 12. An output of the A/D converter 12 is coupled to an input of a microprocessor 13, whose output provides an indication of the measured signal, and hence of the light incident on the photo diode 2.

The operational amplifier 7 receives and integrates the signal from the photodiode 2 over an integration period set by a reset signal received by the FET 10. The reset signal has a predetermined frequency so that the integration periods are constant. The low-pass filter 11 then filters out the higher frequencies in the integrated signal and the A/D converter 12 digitises the filtered integrated signal. Finally, the microprocessor 13 calculates the integration slope for the photo diode signal by fitting a curve to the digitised samples, for example using a least-squares fit algorithm.

In operation, and referring now to FIG. 3, the graph of FIG. 3(a) shows a plot of an output signal 30 of the photo diode, which represents the light intensity incident on the photo diode over a period of time. In this case, there is a background light level 31, which suddenly increases to a high level 32 when light is incident on the photo diode and then drops back down to the background level when the light is no longer incident on the photo diode. The operational amplifier 7 receives and integrates the output signal from the photodiode 2 over an integration period set by a reset signal received by the FET 10. As can be seen in FIG. 3(b), the operational amplifier provides an integrated output signal 33 which includes a short reset period. This takes place by charging the capacitor 8 to an initial charged level, which is the upper level 34 shown in FIG. 3(b). When no light is incident on the photo diode, the capacitor slowly discharges through the operational amplifier, which is shown as shallow slope 35, until the reset signal is received by the FET and the capacitor is recharged back to the initial charged level 34. When the output signal from the photo diode is at the high level 32, the capacitor discharges more quickly through the operational amplifier so that the slope 36 is steeper. As before, when the rest signal is received by the FET, the capacitor is recharged back to the initial charged level 34. The A/D converter 12 samples the integrated signal at a frequency rate substantially higher than the integration period frequency and provides a stream of these samples to the microprocessor 13.

The samples for an integration period are stored and then a slope that best fits the samples is calculated during the reset periods. This is shown in FIG. 3(c), where the calculated slopes are indicated by crosses. In this case, while there is only background light incident on the photo diode, the shallow slopes 35 of the integrated signal are constant, as shown by crosses 37. When the incident light reaches the high level 32 during an integration period, as shown in FIG. 3(b), the slope changes from shallow to steep during the period so that the best fit slope for the period is an average of the two, as shown by cross 38 in FIG. 3(c). When the incident light is at the high level 32 for the whole of an integration period, the calculated slope for the period has a high value, as shown by cross 39 in FIG. 3(c). It will be apparent that timing and rate of change information is lost for the time when light incident on the photo diode changes.

As mentioned above, in the above circuit the signal is saturated before the predetermined integration time is over for high light intensities and the detector skips the signal after saturation until the next reset. On the other hand, for low light intensities, the reset may occur more frequently than necessary so that the whole dynamic range of the A/D converter is not used. Furthermore, every reset is a disturbance which needs valuable measurement time to settle until the system is stable again (this may take as much as 10% of the time).

FIG. 2 shows an apparatus 20 according to a preferred embodiment of the present invention. In the drawing, the same elements as shown in FIG. 1 are given the same reference numerals. More particularly, light of relatively low intensity (indicated by arrow 4) is incident upon the photo-diode 2. The photodiode 2 is coupled between the negative input 5 and the positive input 6 of the operational amplifier 7. Capacitor 8 is coupled in a feedback path between output 9 of the operational amplifier 7 and its negative input 5. Field effect transistor (FET) 10 has its source electrode coupled to the output 9 of the operational amplifier 7 and its drain electrode coupled to the negative input 5 of the operational amplifier 7, with its gate electrode serving to receive a reset signal to reset the operational amplifier 7.

However, according to the present embodiment of the invention, the output 9 of the operational amplifier 7 is coupled to an input of an analog-to-digital (A/D) converter 21. An output of the A/D converter 21 is coupled to an input of a microprocessor 22, whose output is coupled to an input of a filter 23. A second output of the microprocessor 22 is coupled to the gate electrode of FET 10 to provide the reset signal to the FET 10.

In operation, and referring now to FIG. 4, the graphs of FIGS. 4(a) and 4(b) are identical to those of FIGS. 3(a) and 3(b) and show the output signal 30 of the photo diode, which represents the light intensity incident on the photo diode over a period of time with a background light level 31 and a high level 32 as well as the integrated output signal 33. As before, the A/D converter 21 samples the integrated signal at a frequency rate substantially higher than the integration period frequency and provides a stream of these samples to the microprocessor 22.

However, according to the present embodiment of the invention, instead of storing the samples for a complete integration period and then calculating a best-fit curve (slope) to the samples, in this embodiment of the invention, delta values are calculated between each adjacent sample. A delta value is the difference between one sample and the next. A plot of the delta value is shown in FIG. 4(c), where, as can be seen, for each of the slopes 35 and 36, there is a different delta value 40 and 41, respectively. It will be appreciated that the delta values 40 and 41 are each constant because slopes 35 and 36 are constant slopes, so that adjacent samples of the slopes have a constant difference.

In order to provide a continuous stream of data samples to the filter 23, delta values are interpolated for the reset periods, shown as gaps in the delta value graph of FIG. 4(c). The interpolated delta value plot 42 is shown in FIG. 4(d) where the gaps are filled in with interpolated values calculated by the microprocessor 22 based on any suitable interpolation algorithm. In the present case a simple linear interpolation scheme is used. Such an estimation is generally acceptable if the number of estimated points is considerably lower (<10%) than the number of measured points.

The continuous stream of data samples from microprocessor 22 is then passed to the filter 23, which can be a weighted filter that matches the form of the signal, for example a Savitszki-Golay filter can be used where the signal has Gaussian peaks. The output of the filter 23 is shown in FIG. 4(e), where, as can be seen, the signal is a good representation of the original photo diode output signal 30.

Although the above examples shows the integration period as a constant predetermined period, with the reset signal being applied at a constant frequency, as mentioned above, resetting the apparatus, even when the integrator has not reached saturation, simply disturbs the system unnecessarily.

Therefore, according to the preferred embodiment of the apparatus, and as illustrated in the flow chart 60 of FIG. 6, the apparatus first receives the optical light signal at the photo diode and converts it (step 61) to an electrical current signal. The current signal is then integrated (step 62) the integrated signal is sampled by the A/D converter at a much higher frequency than the integration period to provide a steam of digital data samples (step 63). The microprocessor 22 then compares the samples from the A/D converter 21 to a predetermined value, which is stored in a memory (not shown) to which the microprocessor is coupled and generates the reset signal applied to the gate electrode of FET 10 when a sample is found to be at or higher than the predetermined value (step 64). In this way, the apparatus is not reset until the integrator approaches saturation so that, firstly, the apparatus is not disturbed until necessary, and, secondly, at high light levels, the integration periods are short and the signal is “lost” only for the reset period itself, rather than for all the remaining integration period after the integrator has reached saturation, as in the prior art circuit with fixed integration periods.

The microprocessor 22 also calculates the differences between adjacent samples to produce delta values during the integration periods and also interpolates the delta values for the reset periods to produce a continuous stream of delta values (step 65). The continuous stream of delta values is then filtered by a Savitszki-Golay filter to produce a reconstruction of the original signal (step 66).

Low intensity light is incident upon a photodiode whose output is coupled to an integrator. The output of the integrator is coupled to an input of an A/D converter, whose output is coupled to a microprocessor, whose output is coupled to a filter. A second output of the microprocessor is coupled to a gate electrode of a FET to provide a reset signal to the FET to reset the integrator. The microprocessor compares the digital samples of the integrated signal from the A/D converter and, firstly, generates the reset signal if a sample is beyond a set limit, and, secondly, calculates delta values between adjacent samples and interpolation the delta values for the reset period so as to provide a continuous data stream which can be filtered by a filter matched to the form of the original signal.

The delta values between the digitised samples of the integration signal 54 are shown in FIG. 5(c), where delta values 58, 59 and 60 corresponding to integration signal slopes 55, 56 and 57, respectively. As before, the gaps in the delta values to the reset periods are then interpolated by the microprocessor to provide a continuous steam of data samples, shown as the interpolated signal 61 in FIG. 5(d), which are then filtered by the filter to provide a filtered representation 62 of the original signal 50.

Thus, the embodiment of the invention described above provides a dynamic reset which depends only on signal level and not on a fixed time, and achieving a continuous stream of equidistant data by interpolating the delta values for the reset periods so that a weighted filter can be used. The advantages of a dynamic reset are that at high light levels the time intervals between the resets are short and the signal is lost only during the reset period itself, whereas at low light levels the reset occurs only if the integrator is about to go into saturation and this means that there is factor of about 20 fewer reset cycles at typical low light intensities.

By having an equidistant continuous stream of data under all light conditions, any suitable filter can be used and a fixed time period for the measurement can be avoided. Thus, the filter firmware can be optimised for a wide range of frequency behaviour of the signal without changing the hardware. Furthermore, by sampling during the whole slope, instead of resetting after every point as in a standard A/D converter, rounding errors introduced by digitising the signal are compensated with the following values because the integrating capacitor accumulates charge without rounding errors. Finally, the output data rate of the system becomes independent of the reset frequency so that at high light levels the system is not “blind” for a considerable percentage of the cycle time.

Whilst only one particular embodiment of the invention has been described above, it will be appreciated that a person skilled in the art can make modifications and improvements without departing from the scope of the present invention.

Bek, Fritz, Brombacher, Volker

Patent Priority Assignee Title
Patent Priority Assignee Title
5307145, Aug 26 1991 IMIP LLC Process and apparatus for measuring small quantities of light
5343033, Jun 22 1993 Trimble Navigation Limited Method and apparatus for detecting laser light having a plurality of pulse integrator and automatic gain control circuits
5773816, Oct 07 1996 LUCID TECHNOLOGIES, INC Photodetector integrator circuit having a window comparator
5959291, Jun 25 1998 Caliper Technologies Corporation Method and apparatus for measuring low power signals
6172353, Jun 25 1998 Caliper Technologies Corp. System and method for measuring low power signals
6348682, Nov 12 1999 Institute of Microelectronics Photodetector circuit and methods
6384401, Jun 27 1997 Caliper Technologies Corp. Method and apparatus for detecting low light levels
6660991, Aug 01 2001 Agilent Technologies, Inc Method and apparatus for measuring a low power signal
DE3322471,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Sep 30 2004Agilent Technologies, Inc.(assignment on the face of the patent)
Date Maintenance Fee Events
Jun 11 2007M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
May 11 2011M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
May 27 2015M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Mar 27 20104 years fee payment window open
Sep 27 20106 months grace period start (w surcharge)
Mar 27 2011patent expiry (for year 4)
Mar 27 20132 years to revive unintentionally abandoned end. (for year 4)
Mar 27 20148 years fee payment window open
Sep 27 20146 months grace period start (w surcharge)
Mar 27 2015patent expiry (for year 8)
Mar 27 20172 years to revive unintentionally abandoned end. (for year 8)
Mar 27 201812 years fee payment window open
Sep 27 20186 months grace period start (w surcharge)
Mar 27 2019patent expiry (for year 12)
Mar 27 20212 years to revive unintentionally abandoned end. (for year 12)