A method of processing data having one of four voltage levels stored in a dram cell is comprised of sensing whether or not the data voltage is above or below a voltage level midway between a highest and a lowest of the four levels, setting the voltage on a reference line higher than the lowest and lower than the next highest of the four levels in the event the data voltage is below the midway voltage level, and setting the voltage on the reference line higher than the second highest and lower than the highest of the four levels in the event the data voltage is above the midway point, and sensing whether the data voltage is higher or lower than the reference line, whereby which of the four levels the data occupies is read.
|
0. 10. A multi-bit dram cell, comprising:
a cell capacitor in which one of a plurality of data voltage values is maintained;
means for precharging subbitlines of a pair of bitlines, the pair of bitlines being subdivided into a plurality of subbitlines;
a plurality of switches for interconnecting the subbitlines;
a plurality of sensing amplifiers, each sensing amplifier associated with and switchably connected to a pair of subbitlines;
means for dumping a stored charge onto a precharged subbitline of at least one pair of subbitlines to produce a sensing voltage; and
means for adjusting a reference voltage responsive to a last determined bit.
0. 15. A method for storing a multi-bit value in a dram cell, the method comprising:
storing a charge in a cell capacitor, the stored charge producing one of a plurality of data voltage values;
precharging subbitlines of a pair of bitlines to one of a plurality of predetermined reference voltage levels;
dumping the stored charge onto a precharged subbitline of at least one pair of subbitlines to produce a sensing voltage;
determining a bit of the multi-bit value by comparing the sensing voltage to a reference voltage;
for each additional bit,
adjusting the reference voltage responsive to a last determined bit; and
determining the additional bit by comparing the sensing voltage to the adjusted reference voltage.
0. 1. A method of processing data having one of four voltage levels stored in a dram cell comprising:
(a) sensing whether or not the data voltage is above or below a voltage level midway between a highest and a lowest of said four levels,
(b) setting the voltage on a reference line higher than the lowest and lower than the next highest of said four levels in the event the data voltage is below said midway voltage level, and setting the voltage on the reference line higher than the second highest and lower than the highest of said four levels in the event the data voltage is above said midway voltage level, and
(c) sensing whether the data voltage is higher or lower than the reference line, whereby which of the four levels the data occupies is read.
0. 2. A method as defined in
0. 3. A method as defined in
0. 4. A method as defined in
0. 5. A method of processing data having one of plural levels stored in a dram cell capacitor comprising:
(a) dumping the charge of the cell capacitor on a first conductor of a pair of conductors of a folded bitline,
(b) maintaining the other conductor of said pair of conductors split into other sub-bitline conductors and charging each of said other sub-bitline conductors to an intermediate voltage,
(c) splitting said first of said pair of conductors into first sub-bitline conductors,
(d) sensing one of said sub-bitline conductors to determine whether the charge of said cell has a higher voltage than the intermediate voltage of one of said other sub-bitline conductors and providing a logic level result signal,
(e) storing said logic level result signal in a dummy cell capacitor,
(f) setting a charge storage capacitor and all of the sub-bitlines other than a first sub-bitline conductor on which the charges of cell capacitor was dumped, at to a predetermined voltage,
(g) dumping charge stored in the dummy cell capacitor on said sub-bitlines conductors other than the first sub-bitline conductor to which the charge of the cell capacitor was dumped, and on said charge storage capacitor together, thereby varying the predetermined voltage stored thereon to a degree related to the capacities of said dummy cell capacitor, said charge storage capacitor and said predetermined voltage, to a level above or below the intermediate level,
(h) isolating the sub-bitlines,
(i) applying said intermediate voltage to one of said other sub-bitline conductors,
(j) comparing the cell voltage on one sub-bitline with the voltage on said other sub-bitline carrying said level above or below the intermediate level to obtain a first logic bit, and comparing the voltages carried by the other sub-bitlines to obtain a second logic bit,
whereby said first and second logic bits are indicative of one of four states corresponding to one of said plural levels stored in the dram cell.
0. 6. A method as defined in
0. 7. A method as defined in
0. 8. A method as defined in
0. 9. A method as defined in
0. 11. The multi-bit dram cell of
0. 12. The multi-bit dram cell of
a dummy capacitor, in which a charge indicative of previously determined bits is stored; and
at least one second cell capacitor having a capacitance such that upon dumping the charge stored in the dummy capacitor into said at least one second cell capacitor, the adjusted reference voltage is established, said adjusted reference voltage being one of a plurality of predetermined reference voltage levels.
0. 13. The multi-bit dram cell of
0. 14. The multi-bit dram cell of
0. 16. The method of
storing a charge in a dummy capacitor, said charge being indicative of previously determined bits;
charging at least one second cell capacitor to the reference voltage; and
dumping the charge stored in the dummy capacitor onto a plurality of subbitlines, and sharing said charge with the at least one second cell capacitor, the at least one second cell capacitor having a capacitance such that the adjusted reference voltage is established, said adjusted reference voltage being one of the plurality of predetermined reference voltage levels.
0. 17. The method of
0. 18. The method of
0. 19. The method
|
This is a continuation of Reissue Application Ser. No. 08/595,020, filed Jan. 31, 1996, which is based on original U.S. Pat. No. 5,283,761 issued Feb. 1, 1994.
This invention relates to dynamic random access memory (DRAM) memories, and in particular to a method of storing a variable level signal in each cell of a DRAM for representing more than one bit in each cell.
To store for example two bits in a DRAM cell, it must be able to store four different voltage levels. A problem with such cells, is that noise margins are reduced to one-third that of a one bit per cell DRAM, which is too low to withstand the occasional α-particle hit.
A second problem with multi-bit storage cells relates to the method of sensing. No simple method of sensing has previously been designed, although attempts have been made to solve this problem, e.g. as described in the publication by M. Aoki et al, “A 16-Levels/Cell Dynamic Memory”, ISSCC Dig. TECH. Papers 1985, pp 246-247, and in T. Furuyama et al, “An Experimental Two-Bit/Cell Storage DRAM for Macrocell or Memory-On-Application”, IEEE Journal of Solid State Circuits, Vol. 24, No. 2, pp 388-393, April 1989. The technique described by Aoki cannot use normal sense amplifiers. It requires a precision analog D to A converter to implement a staircase waveform and a charge amplifier to sense data. The technique described by Furuyama requires the generation of precision reference levels to distinguish between four levels. These levels are not self-compensated for offsets developed in the sensing operation, and this method suffers from poor signal margin. Hidaka et al describe a technique for simultaneously reading two cells at a time in the article “A divided/Shared Bitline Sensing Scheme for 64Mb DRAM Core” in the 1990 Symposium on VLSI Circuitry 1990, IEEE, p. 15, 16 which while describing dividing a bitline, is not related to multiple bit storage in a single cell.
DRAMs have previously been built with cells holding up to sixteen bits of storage, e.g. in the aforenoted article by M. Aoki et al, for use in file memories. A 4 K test array is believed to have been the largest memory built using this design. Leakage characteristics of the DRAM cell were required to be very tightly controlled and even then, accurate sensing of the small voltage differences between levels becomes very difficult. Another problem with this scheme was the length of time required to access: a single read cycle required 16 clocks for the read followed by 16 clocks for the restore.
To implement a 2 bit DRAM, one can define the cell as storing one of four voltage levels Vcell0, Vcell1, Vcell2 and Vcell3, and reference voltage midpoints between these four voltage, which can be defined as Vref1, Vref2 and Vref3. These midpoints can be referred to, to differentiate between the four voltage levels. The relative voltage of these levels are shown in Table 1 below.
STORAGE
REFERENCE
ACTUAL
VOLTAGES
VOLTAGES
VOLTAGE
Vcell1
VDD
Vref3
⅚ VDD
Vcell2
⅔ VDD
Vref2
½ VDD
Vcell1
⅓ VDD
Vref1
⅙ VDD
Vcell0
VSS
The storage voltages are the actual voltages stored in the cells, although the sensing voltages are somewhat more attenuated. Since sensing takes place on the bitlines which divide cell charge by the cell to bitline capacitance ratio, much lower voltages than those in the cell are actually sensed. In a standard DRAM, these voltage differences are in the order of 100-300 mV. It is the voltage midpoints between these smaller signals that must finally be generated to allow for correct sensing.
Furuyama et al in the article noted above describes one method of sensing these voltages. Furuyama et al used three sense amplifiers and three approximate midpoint sensing voltages. The cell charge is shared with the bitline, the bitline is split into three sections (sub-bitlines) and three sense amplifiers determine whether the cell charge is above or below their particular reference voltages. This data is then converted to two bits and a resulting output. Reconversion of the two bits allows approximate values to be driven into the bitline so that restore takes place after the read cycle. A write cycle operates in the same way as the restore section of the read cycle.
It should be noted that since the cell shares charge with three sub-bitlines, and the reference cell with only one sub-bitline, the reference voltage is about three times larger than it should be for sensing, casting doubt on the operability of this design. Secondly, three sense amplifiers are used, and since sense amplifiers have been growing proportionally larger and larger with each generation of memory, a minimum of sense amplifiers is desirable. A third problem is that the reference voltage is stored on a cell whose leakage does not track the leakage of the data cells, introducing another source of error into the circuit.
In the present invention a method and circuit has been designed which substantially solves the above-identified problems. Only two sense amplifiers are required, which generate the sensing voltages at the time of sensing. In the present invention each bitline is split exactly in half, rather than into thirds, by use of a switch. The noise margins are relatively large, equivalent to that of a standard DRAM maintaining reliability, and the present design can be used as a standard one bit per cell DRAM as an alternative to a multiple bit per cell DRAM, which increases its universality, allows it to be used in present designs, and increases yield.
In accordance with an embodiment of the present invention, a method of processing data having one of four levels stored in a DRAM cell is comprised of sensing whether or not the data voltage is above or below a voltage level midway between a highest and a lowest of the four levels, setting the voltage on a reference line higher than the lowest and lower than the next highest of the four levels in the event the data voltage is below the midway voltage level, setting the voltage on the reference line higher than the second highest and lower than the highest of the four levels in the event the data voltage is above the midway point, and sensing whether the data voltage is higher or lower in voltage than the reference line, whereby which of the four levels the data bit occupies is read.
In accordance with an embodiment of the present invention, a method of processing data having one of plural levels stored in a DRAM cell capacitor is comprised of dumping the charge of the cell capacitor on a first of a pair of conductors of a folded bitline, maintaining the other of the pair of conductors split into other sub-bitline conductors and charging each of the other sub-bitline conductors to an intermediate voltage, splitting the first of the conductors into first sub-bitline conductors, sensing the sub-bitlines to determine whether the charge of the cell has a higher voltage than the intermediate voltage of one of the other sub-bitline conductors and providing a logic level result signal, storing the logic level result signal in a dummy cell capacitor, setting a charge storage capacitor and all of the sub-bitlines other than the first sub-bitline maintaining a voltage resulting from the dumped charge to a predetermined voltage, dumping charge stored in the dummy cell capacitor on the sub-bitlines and charge storage capacitor, thereby varying the predetermined voltage stored thereon to a degree related to the capacities of the dummy cell capacitor, the charge storage cells and the predetermined voltage, to a level above or below the intermediate level, isolating the sub-bitlines, applying the intermediate voltage to one of the other sub-bitline conductors, comparing the cell voltage on one sub-bitline with the voltage on the other sub-bitline carrying the level above or below the intermediate level to obtain a first logic bit, and comparing the voltages carried by the other sub-bitlines to obtain a second logic bit, whereby the first and second logic bits are indicative of one of four logic states corresponding to one of the plural levels stored in the DRAM cell.
A better understanding of the invention will be obtained by reference to the detailed description below, in conjunction with the following drawings, in which:
For a DRAM cell to store two bits using a single cell capacitor, the cell capacitor should store one of four voltage values Vcell0, Vcell1, Vcell2 or Vcell3, wherein Vcell0 represents the lowest and Vcell3 represents the highest cell voltage. To differentiate between the voltages, mid-point voltages Vref1, Vref2 and Vref3 are defined, as shown in FIG. 1. It may be seen that if the lowest actual cell voltage Vcell0 is VSS or zero, Vref1 is one-sixth the highest voltage VDD, Vcell1 is one-third VDD, Vref2 is one-half VDD, Vcell2 is two-thirds VDD, Vref3 is five-sixths VDD and Vcell3 equals VDD. Thus it may be seen that Vref1 is midway between Vcell0 and Vcell1, Vref2 is midway between Vcell0 and Vcell3 and Vref3 is midway between Vcell2 and Vcell3.
Capacitor 11 represents a cell on which charge is stored in one of four voltage levels. It is desired to read the level and output two binary bits representing the charge level stored on capacitor 11.
The detailed sequence will be described below. It should be noted that sub-bitline conductor 7A can be brought to Vref2, which is one-half VDD. The voltage on sub-bitline 3B resulting from the charge stored on cell capacitor 11 is then compared with the voltage on conductor 7A to determine whether it is above or below Vref2.
If the voltage on conductor 3B is above Vref2, then the continuous conductor 3A-7B is brought to Vref3, Which is midway between the voltage level Vcell2 and Vcell3. If the voltage on conductor 3B is below Vref2, then the voltage on continuous conductor 3A, 7B is brought to Vref1, which is midway between the Vcell1 and Vcell0 voltages. The continuous conductor 3A, 7B is referred to herein as a reference line.
It may be seen, therefore, that the voltage on the reference line is either above or below one-half VDD, i.e. Vref2, and is established midway between the only two voltages Which conductor 3B can have, Vcell0 and Vcell1, or Vcell2 and Vcell3.
The voltage on sub-bitline 3B is then compared with the voltage on the reference line to determine whether it is above or below that voltage. If it is above that voltage the logic voltage must be either Vcell1 or Vcell3; whichever one it is, was established by the first determination of whether the voltage on conductor 3B was above or below the midway voltage Vref2. Similarly if the voltage on conductor 3B is below the voltage on the reference line, the logic output represents either Vcell0 or Vcell2, and again whichever one it is, was previously determined by the original determination of whether the voltage on conductor 3B is below or above Vref2. In practice, the voltage on conductor 3B could be compared again With Vref2, which is on lead 7A, to select which of either of the two cell voltage possibilities should be selected.
The result is a two bit binary bit word representing which of the four charge levels is stored in capacitor 11.
In step 1, sub-bitlines BLA and BLB are disconnected from the Vref2 reference voltage, connected together and the sense amplifiers are not connected to the bitline. The cell capacitor 11 then dumps its charge onto the BL line formed of conductors BLA and BLB, resulting in a voltage which for example is
where CS is the cell capacitance and CBL is the capacitance of the entire bitline.
The voltage Vref2 which is ½ VDD is applied to the BL* conductors BL*A and BL*B.
In step 2, the two halves of the BL conductor are separated, and the bit 1 sense amplifier is connected to sense the voltage on conductor BLB to determine whether it is above or below the voltage Vref2 which is on the BL*B conductor. Since the voltage is Vcell2 which is above Vref2, a logic level one signal is stored in dummy cell 17 which is connected to the BLB lead.
In step 3 the sense amplifier 15 and dummy cell 17 are disconnected from the bitline, and charge storage Ccell capacitor 18 is connected to lead BLB. Conductors BLB, BL*B, and BL*A are all connected together, and the midpoint voltage Vref2 is applied thereto.
In step 4 the logic level signal stored in dummy cell 17 is dumped to the sub-bitlines BLB, BL*B and BL*A. The charge is also shared with Ccell 18, which has one half the capacitance of a normal cell. This charge sharing on the three half bitlines plus Ccell creates the exact reference level needed for the 2nd phase of sensing.
The total capacity of the Ccell 18 should be established so that the resulting voltage on the sub-bitlines is, in this example, Vref3. Thus for example if the voltage on the Ccell and sub-bitlines was established at Vref2, one-half VDD in step 3, with the charge on dummy cell 17 having been established with full logic level VDD in step 2, when it is connected to the combined sub-bitlines in step 4, its charge, being shared with the Ccell, should result in a voltage
i.e. Vref3, which is midway between Vcell2 and Vcell3.
On the other hand, if in step 2 the sensed bit was a zero, charge on dummy cell 17 would have been zero or Vss. When connected to the combined bitlines in step 4 it would receive charge from the Ccell 18, causing a reduction in voltage to Vref1, which is midway between Vcell1 and Vcell0. Thus it may be seen that the combined sub-bitlines form a reference line, the voltage of which can be compared with that on cell 11, and corresponds to reference line 3A, 7B described with reference to FIG. 2.
In step 5 the Ccells 18 and dummy cell 17 are disconnected and each of the sub-bitlines are isolated. The voltage Vref2 of one-half VDD is applied to the sub-bitline BL*B. It may be seen that the sub-bitline BL*B is now at the midpoint Vref2, both sub-bitlines BL*A and BLB are at the reference line voltage Vref3 (or Vref1 if the original cell voltage had been below Vref2), and the sub-bitline BLA is at the cell capacitor 11 voltage.
The sense amplifiers 13 and 15 are then connected to their respective associated sub-bitlines. Bit zero from sub-bitlines BL*A and BLA is sensed in sense amplifier 13, and preferably bit 1 from sub-bitline BL*B and BLB is resensed. The outputs of the sense amplifiers 13 and 15 form a two bit binary word (bit 0 and bit 1) representing the level originally stored on cell 11.
Either immediately after step 6, for the restore operation, or at the beginning of a write operation, the sub-bitlines are separated and the sense amplifiers are disabled. In the case of a restore operation, the logic levels are already present on the sub-bitline conductors. In the case of a write operation, binary bits are written to each of the sub-bitline conductors, or to as many as are required to determine the level of the bit to be stored. To restore Vcell0 or Vcell3 the full logic level is left in the cell. To restore Vcell1 or Vcell2 the full logic level must be attenuated by ⅓ as shown in the example step 8. In step 8, the required sub-bitlines BL*A, BLA and BLB shown are short-circuited together and the charge thereon is shared. This shared charge is written to cell capacitor 11 by connection of capacitor 11 thereto.
It should be noted that the concept described above has certain very significant advantages. For example no changes are required to either the currently used DRAM basic memory cell or to the DRAM manufacturing process.
Another advantage of this invention is that the first sensed step, i.e. step 2 of the read cycle described with reference to
Reference is now made to
Conductors BLA and BLB and BL*A and BL*B are connected to respective source and drains of FET transistors 20 and 21 respectively, whose gates are driven by timing signals CBL and CBL* respectively. Bitline conductor BLB is connected to a terminal of sense amplifier 22 via the source-drain circuit of FET transistor 23, while bitline conductor BLA is connected to sense amplifier 24 Via FET 25. Similarly bitline conductor BL*B is connected to the other terminal of sense amplifier 22 via FET 26 and bitline conductor BL*Ais connected to the other terminal of sense amplifier 24 via FET 27. FETs 23 and 26 are operated via a timing signal ISO2 which is applied to their gates, and FETs 25 and 27 are enabled by timing signal ISO1 applied to their gates.
Bitline precharge voltage VBLP is applied to bitlines BL*A and BLA via FETs 28 and 29, and to bitline conductors BL*B and BLB via FETs 30 and 31.
The charge to be sensed is stored on cell capacitor 32, which is connected to bitline BLA via FET 33, which is driven by the timing signal WL1 received from a word line applied to its gate.
In operation, initially the bitline portions are isolated from each other by the CBL and CBL* timing voltage being low rendering FETs 20 and 21 non-conductive, and precharge voltage is applied to the four bitline conductors via transistors 28, 29, 30 and 31 due to timing voltages MA1, MA1*, MA2 and MA2* being high. At the same time the bitline conductor voltages are equalized via FETs 39 and 34 short-circuiting bitline conductor pairs BLA and BL*A, and BLB and BL*B respectively, FET 39 being enabled by the EQ1 timing voltage being applied to its gate, FET 34 being enabled by EQ2.
Once precharge has been completed, the timing voltages EQ1, EQ2 and MA1, MA2 and MA2* go low, causing transistors 39, 34, 29, 31 and 30 to open. Timing voltage MA1* remains high, maintaining precharge voltage (Vref2 in step 1 of
The next step is for the timing voltage CBL to go high for a short interval and at the same time for WL1 to go high. This causes FET 20 to conduct, connecting bitline conductors BLA and BLB together, and at the same time transistor 33 conducts, causing the charge from bit storage capacitor 32 to be dumped to the bitline conductor BLA. Since the timing voltages ISO1 and ISO2 are low, the transistors 25, 27, 23, and 26 are open, isolating the sense amplifiers 24 and 22 from the bitlines. The stage of step 1 in which the cell charge from capacitor 32 is dumped onto the bitline conductors BLA and BLB and that the remaining bitline conductors BL*A and BL*B have been precharged to a midpoint reference voltage VBLP (Vref2) has thus been completed.
Once the charge has been dumped onto the bitline, the CBL timing voltage returns to a low level, isolating the bitline conductors BLA and BLB and following this the ISO2 voltage goes high, enabling transistors 23 and 26. The timing voltages VS2 and VR2 flip, causing sense amplifier 22 to sense the bit stored on bitline conductor BLB relative to the midpoint reference voltage stored on bitline BL*B. The full logic level value of the sensed bit (0 or 1) is then applied by sense amplifier 22 to the bitline. Timing voltage WL2 going high enables FET 35, causing the sensed bit logic level voltage to be stored in dummy capacitor cell 36.
The timing voltage WL2 then drops, isolating capacitor 36. The voltages VS1 and VS2 applied to sense amplifier 22 reverse, disabling sense amplifier 22. This completes step 2, wherein the bit has been sensed and stored in the dummy cell capacitor 36.
The timing voltage ISO2 then drops, causing transistors 22 and 26 to isolate the bitline conductors BLB and BL*B from sense amplifiers 22. The timing voltage EQ2, MA2 and MA2* then go high, causing transistor 34 to conduct and short-circuiting bitline conductors BLB and BL*B, and causing FETs 31 and 30 to conduct, allowing reference voltage VBLP (Vref2) to be reapplied to the bitline conductors BLB and BL*B. Then the timing voltage CBL* goes high, causing transistor 21 to conduct, joining bitline conductors BL*A with BL*B and BLB. Accordingly the reference voltage VBLP is applied to those three bitline conductors, which are equalized. Ccell capacitor 37 is then connected to the bitline conductor BLB via FET 38 due to the gate of FET 38 going high with the timing voltage VCL. This completes operation through to the completion of step 3 described with reference to FIG. 3.
The timing voltage MA2 and MA2*, as well as MA1* then go to low level, inhibiting FETs 31, 30 and 28, cutting off reference voltage VBLP from the bitline conductors.
The next step is for the timing voltage WL2 to go high. This causes the charge stored on dummy cell capacitor 36 to be dumped onto the three interconnected bitline conductors BLB, BL*B and BLA, and as well onto Ccell 37. This completes step 4 described with reference to FIG. 3.
The timing voltage EQ2 then drops to low level, removing the short circuit between the bitline conductors BLB and BL*B, and the timing voltage CBL* drops to low level, causing separation of the bitline conductors BL*A and BL*B. The four bitline conductors are thus mutually isolated.
The timing voltage MA2* then goes to high level for a short period, recharging the bitline conductor BL*B to the reference voltage VBLP. The result, at this stage, is that the bitline conductor BL*B is at the voltage of reference level VBLP, the bitline conductors BL*A and BLB are charged to the distributed level resulting from the charge previously stored on dummy capacitor 36, and the bitline conductor BLA is charged to the level stored on the bit storage cell capacitor 32. This completes step 5 described with reference to FIG. 3.
The timing voltages ISO1 and ISO2 then go to high level, enabling FETs 23 and 26, and 25 and 27, thus connecting sense amplifiers 22 and 24 to the bitlines. The timing voltages VS1 and VS2 and VR1 and VR2 are inverted, causing operation of sense amplifiers 22 and 24, thus sensing the bit stored on the two bitlines BLA and BL*B relative to the voltages (which are at the same voltage level) on bitline conductors BL*A and BLB. This completes the operation of step 6 described with reference to FIG. 3.
The output result of sense amplifier 22 and 24 are thus two bits which describe the charge level stored in capacitor 32 to the accuracy of 22=4 levels, as described above.
It should be noted that there are several ways of expanding the above invention so that more than four charge levels stored on bit storage capacitor 32 can be detected. One way is to use a variable reference voltage VBLP, which is changed in the direction of the sensed bit level following either a first or successive sensing steps. A second way is to use more than the three voltage reference levels 1/6 VDD, ½ VDD, and 5/6 VDD described. The bitlines may be divided into three sections for three successive sensing operations to get 8 levels, 4 sections or 16 levels, etc. By successive sensing and charge juggling between the dummy capacitor and Ccell capacitors, first coarse and then finely tuned, voltage references can be established, following which the sensing of the charge in the memory cell can be effected as being either above or below the established voltage reference.
A person understanding this invention may now conceive of alternative structures and embodiments or variations of the above. All of those which fall within the scope of the claims appended hereto are considered to be part of the present invention.
Patent | Priority | Assignee | Title |
9660024, | Dec 18 2014 | Samsung Electronics Co., Ltd. | Semiconductor device with two transistors and a capacitor |
Patent | Priority | Assignee | Title |
4287570, | Jun 01 1979 | Intel Corporation | Multiple bit read-only memory cell and its sense amplifier |
4415992, | Feb 25 1981 | Motorola, Inc. | Memory system having memory cells capable of storing more than two states |
4622655, | May 04 1983 | NEC Corporation | Semiconductor memory |
4661929, | Dec 23 1983 | Hitachi, LTD | Semiconductor memory having multiple level storage structure |
4771404, | Sep 05 1984 | Nippon Telegraph and Telephone Corporation | Memory device employing multilevel storage circuits |
5184324, | Dec 20 1990 | Sharp Kabushiki Kaisha | Dynamic semiconductor multi-value memory device |
5283761, | Jul 22 1992 | Mosaid Technologies Incorporated | Method of multi-level storage in DRAM |
5293563, | Dec 29 1988 | Sharp Kabushiki Kaisha | Multi-level memory cell with increased read-out margin |
5532955, | Dec 30 1994 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method of multilevel dram sense and restore |
5612912, | Dec 30 1994 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method of multilevel DRAM sense and restore |
5903511, | Dec 14 1994 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Flexible DRAM array |
5933366, | Nov 29 1996 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Multistate memory device with reference bit lines |
RE37072, | Jan 31 1996 | Mosaid Technologies Incorporated | Method of multi-level storage in DRAM and apparatus thereof |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 07 1992 | GILLINGHAM, PETER B , MR | Mosaid Technologies Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024278 | /0398 | |
Sep 01 2000 | Mosaid Technologies, Incorporated | (assignment on the face of the patent) | / | |||
Feb 09 2009 | Mosaid Technologies Incorporated | Mosaid Technologies Incorporated | CHANGE OF REGISTERED OFFICE ADDRESS | 024286 | /0805 | |
Nov 17 2009 | Mosaid Technologies Incorporated | Mosaid Technologies Incorporated | CHANGE-CORRECTION OF NAME AND ADDRESS | 024286 | /0800 | |
Dec 23 2011 | 658276 N B LTD | ROYAL BANK OF CANADA | U S INTELLECTUAL PROPERTY SECURITY AGREEMENT FOR NON-U S GRANTORS - SHORT FORM | 027512 | /0196 | |
Dec 23 2011 | 658868 N B INC | ROYAL BANK OF CANADA | U S INTELLECTUAL PROPERTY SECURITY AGREEMENT FOR NON-U S GRANTORS - SHORT FORM | 027512 | /0196 | |
Dec 23 2011 | Mosaid Technologies Incorporated | ROYAL BANK OF CANADA | U S INTELLECTUAL PROPERTY SECURITY AGREEMENT FOR NON-U S GRANTORS - SHORT FORM | 027512 | /0196 |
Date | Maintenance Fee Events |
Apr 14 2011 | ASPN: Payor Number Assigned. |
Apr 14 2011 | RMPN: Payer Number De-assigned. |
Date | Maintenance Schedule |
Feb 19 2011 | 4 years fee payment window open |
Aug 19 2011 | 6 months grace period start (w surcharge) |
Feb 19 2012 | patent expiry (for year 4) |
Feb 19 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 19 2015 | 8 years fee payment window open |
Aug 19 2015 | 6 months grace period start (w surcharge) |
Feb 19 2016 | patent expiry (for year 8) |
Feb 19 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 19 2019 | 12 years fee payment window open |
Aug 19 2019 | 6 months grace period start (w surcharge) |
Feb 19 2020 | patent expiry (for year 12) |
Feb 19 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |